Approximate Adder with Reduced Error

被引:0
|
作者
Balasubramanian, P. [1 ]
Maskell, D. L. [1 ]
Prasad, K. [2 ]
机构
[1] Nanyang Technol Univ, Sch Comp Sci & Engn, Singapore 639798, Singapore
[2] Auckland Univ Technol, Dept Elect & Elect Engn, Auckland 1142, New Zealand
关键词
D O I
10.1109/miel.2019.8889605
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new approximate adder is proposed, which is suitable for FPGA- and ASIC-based implementations. Here, we consider an Artix-7 FPGA for the implementations using Vivado 2018.3. For 32-hit addition, the proposed approximate adder with an 8-bit least significant inaccurate sub-adder reports an improvement in the maximum frequency by 7.7% compared to the native accurate FPGA adder while consuming 22% fewer LUTs and 18.6% fewer registers. For 64-bit addition, the proposed approximate adder reports an increase in the maximum frequency by 9.1% than the accurate FPGA adder while consuming 11% fewer LUTs and 9.3% fewer registers. The power-delay product (PDP) is computed as the product of total on-chip power consumption and the minimum clock period. The proposed approximate adder achieves 14.7% and 9.3% reductions in PDP compared to the accurate FPGA adder for 32- and 64-bit additions respectively. Further, in comparison with a recent approximate adder presented in the literature, the proposed approximate adder reports a 40% reduction in the root mean square error (RMSE) while having the same design metrics.
引用
收藏
页码:293 / 296
页数:4
相关论文
共 50 条
  • [11] Low Power Approximate Multiplier Using Error Tolerant Adder
    Cho, Jaeik
    Kim, Youngmin
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 298 - 299
  • [12] BEAD: Bounded error approximate adder with carry and sum speculations
    Khaksari, Afshin
    Akbari, Omid
    Ebrahimi, Behzad
    INTEGRATION-THE VLSI JOURNAL, 2023, 88 : 353 - 361
  • [13] Power-Delay-Error-Efficient Approximate Adder for Error-Resilient Applications
    Kumar, Vinay
    Singh, Ankit
    Upadhyay, Shubham
    Kumar, Binod
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (10)
  • [14] A New Approximate Adder with Low Relative Error and Correct Sign Calculation
    Hu, Junjun
    Qian, Weikang
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1449 - 1454
  • [15] An accuracy enhanced error tolerant adder with carry prediction for approximate computing
    Kim Y.
    IEIE Transactions on Smart Processing and Computing, 2019, 8 (04): : 324 - 330
  • [16] Low Power Multiplier Using Approximate Adder for Error Tolerant Applications
    Hemanth, C.
    Sangeetha, R. G.
    Kademani, Sagar
    Shahbaz Ali, Meer
    IETE JOURNAL OF RESEARCH, 2025, 71 (01) : 292 - 302
  • [17] Approximate Adder Segmentation Technique and Significance-Driven Error Correction
    Al-Maaitah, Khaled
    Tarawneh, Ghaith
    Soltan, Ahmed
    Qiqieh, Issa
    Yakovlev, Alex
    2017 27TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2017,
  • [18] An Approximate Adder With a Near-Normal Error Distribution: Design, Error Analysis and Practical Application
    Balasubramanian, Padmanabhan
    Nayar, Raunaq
    Maskell, Douglas L.
    Mastorakis, Nikos E.
    IEEE ACCESS, 2021, 9 : 4518 - 4530
  • [19] A novel lightweight CNN-based error-reduced carry prediction approximate full adder design for multimedia applications
    Nishanth, R.
    Sulochana, C. Helen
    NEURAL COMPUTING & APPLICATIONS, 2024, 36 (12): : 6421 - 6440
  • [20] A novel lightweight CNN-based error-reduced carry prediction approximate full adder design for multimedia applications
    R. Nishanth
    C. Helen Sulochana
    Neural Computing and Applications, 2024, 36 : 6421 - 6440