Performance Evaluation and Design Trade-Offs for Wireless Network-on-Chip Architectures

被引:58
作者
Chang, Kevin [1 ]
Deb, Sujay [1 ]
Ganguly, Amlan [2 ]
Yu, Xinmin [1 ]
Sah, Suman Prasad [1 ]
Pande, Partha Pratim [1 ]
Belzer, Benjamin [1 ]
Heo, Deukhyoun [1 ]
机构
[1] Washington State Univ, Pullman, WA 99164 USA
[2] Rochester Inst Technol, Rochester, NY USA
基金
美国国家科学基金会;
关键词
Multicore; NoC; small-world; wireless links; INTEGRATED ANTENNAS; SMALL-WORLD; COMMUNICATION; OPTIMIZATION; CHANNELS; NOISE; NOC;
D O I
10.1145/2287696.2287706
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Massive levels of integration are making modern multicore chips all pervasive in several domains. High performance, robustness, and energy-efficiency are crucial for the widespread adoption of such platforms. Networks-on-Chip (NoCs) have emerged as communication backbones to enable a high degree of integration in multicore Systems-on-Chip (SoCs). Despite their advantages, an important performance limitation in traditional NoCs arises from planar metal interconnect-based multihop links with high latency and power consumption. This limitation can be addressed by drawing inspiration from the evolution of natural complex networks, which offer great performance-cost trade-offs. Analogous with many natural complex systems, future multicore chips are expected to be hierarchical and heterogeneous in nature as well. In this article we undertake a detailed performance evaluation for hierarchical small-world NoC architectures where the long-range communications links are established through the millimeter-wave wireless communication channels. Through architecture-space exploration in conjunction with novel power-efficient on-chip wireless link design, we demonstrate that it is possible to improve performance of conventional NoC architectures significantly without incurring high area overhead.
引用
收藏
页数:25
相关论文
共 44 条
[1]  
AGILENT, 2012, ADV DES SYST ADS
[2]   Statistical mechanics of complex networks [J].
Albert, R ;
Barabási, AL .
REVIEWS OF MODERN PHYSICS, 2002, 74 (01) :47-97
[3]  
[Anonymous], P ACM ANN INT C MOB
[4]  
[Anonymous], 1997, EVOLUTION PARALLEL C
[5]   Wireless communication in a flip-chip package using integrated antennas on silicon substrates [J].
Branch, J ;
Guo, X ;
Gao, L ;
Sugavanam, A ;
Lin, JJ ;
O, KK .
IEEE ELECTRON DEVICE LETTERS, 2005, 26 (02) :115-117
[6]  
BUCHANAN M., 2003, NEXUS SMALL WORLDS G
[7]  
Chang MF, 2008, INT S HIGH PERF COMP, P174
[8]   VIRTUAL-CHANNEL FLOW-CONTROL [J].
DALLY, WJ .
IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1992, 3 (02) :194-205
[9]  
Deb S., 2010, Proceedings of the 21st IEEE International Conference on Application-Specific Systems, Architectures and Processors (ASAP 2010), P73, DOI 10.1109/ASAP.2010.5540799
[10]   Effect of forward and reverse substrate biasing on low-frequency noise in silicon PMOSFETs [J].
Deen, MJ ;
Marinov, O .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (03) :409-413