Area and delay estimation in hardware/software cosynthesis for digital signal processor cores

被引:0
|
作者
Togawa, N [1 ]
Kataoka, Y
Miyaoka, Y
Yanagisawa, M
Ohtsuki, T
机构
[1] Univ Kitakyushu, Dept Informat & Media Sci, Kitakyushu, Fukuoka 8080135, Japan
[2] Waseda Univ, Adv Res Inst Sci & Engn, Tokyo 1698555, Japan
[3] Waseda Univ, Dept Elect Informat & Commun Engn, Tokyo 1698555, Japan
关键词
area estimation; delay estimation; hardware/software cosynthesis; digital signal processor; micro processor;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hardware/software partitioning is one of the key processes in a hardware/software cosynthesis system for digital signal processor cores. In hardware/software partitioning, area and delay estimation of a processor core plays an unportant role since the hardware/software partitioning process must determine which part of a processor core should be realized by hardware units and which part should be realized by a sequence of instructions based on execution time of an input application program and area of a synthesized processor core. This paper proposes area and delay estimation equations for digital signal processor cores. For area estimation, we show that total area for a processor core can be derived from the sum of area for a processor kernel and area for additional hardware units. Area for a processor kernel can be mainly obtained by minimum area for a processor kernel and overheads for adding hardware units and registers. Area for a hardware unit can be mainly obtained by its type and operation bit width. For delay estimation, we show that critical path delay for a processor core can be derived from the delay of a hardware unit which is on the critical path in the processor core. Experimental results demonstrate that errors of area estimation are less than 2% and errors of delay estimation are less than 2 ns when comparing estimated area and delay with logic-synthesized area and delay.
引用
收藏
页码:2639 / 2647
页数:9
相关论文
共 50 条
  • [41] Wireless chaotic speech communication via digital signal processor-system design and hardware implementation
    Zhang Chao-Xia
    Yu Si-Min
    ACTA PHYSICA SINICA, 2010, 59 (05) : 3017 - 3026
  • [42] CLEAR: Cross-Layer Exploration for Architecting Resilience Combining Hardware and Software Techniques to Tolerate Soft Errors in Processor Cores
    Cheng, Eric
    Mirkhani, Shahrzad
    Szafaryn, Lukasz G.
    Cher, Chen-Yong
    Cho, Hyungmin
    Skadron, Kevin
    Stan, Mircea R.
    Lilja, Klas
    Abraham, Jacob A.
    Bose, Pradip
    Mitra, Subhasish
    2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,
  • [43] Quantised sine signals estimation algorithm for portable digital signal processor based instrumentation
    Vizireanu, Dragos Nicolae
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2009, 96 (11) : 1175 - 1181
  • [44] Efficient Coherent Direction-of-Arrival Estimation and Realization Using Digital Signal Processor
    Dakulagi, Veerendra
    Alagirisamy, Mukil
    Singh, Mandeep
    IEEE TRANSACTIONS ON ANTENNAS AND PROPAGATION, 2020, 68 (09) : 6675 - 6682
  • [45] High-speed and low-power techniques of hardware and software for digital signal processors
    Takahashi, H
    Ikeno, R
    Toyonoh, Y
    Takegama, A
    Ikezaki, Y
    Urasaki, T
    Satoh, H
    Itoigawa, M
    Matsumoto, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (04) : 589 - 596
  • [46] Adaptive time delay and frequency estimation for digital signal synchronization in CDMA systems
    Dooley, SR
    Nandi, AK
    CONFERENCE RECORD OF THE THIRTY-SECOND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 1838 - 1842
  • [47] Low-Noise Low-Delay Digital Signal Processor for Resonant Micro Optic Gyro
    Ma, Huilian
    Wang, Wenyi
    Ren, Yang
    Jin, Zhonghe
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2013, 25 (02) : 198 - 201
  • [48] Implementation of an H.264 motion estimation algorithm on a VLIW programmable digital signal processor
    Im, H
    Lee, W
    Sung, W
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 302 - 306
  • [49] Fast FPGA-based area and latency estimation for a novel hardware/software partitioning scheme
    Abdelhalim, M. B.
    Habib, S. E. -D.
    2008 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-4, 2008, : 741 - 745
  • [50] Optimized software implementation of a full-rate IEEE 802.11a compliant digital baseband transmitter on a digital signal processor
    Tang, YY
    Qian, L
    Wang, YK
    GLOBECOM '05: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-6: DISCOVERY PAST AND FUTURE, 2005, : 2194 - 2198