Area and delay estimation in hardware/software cosynthesis for digital signal processor cores

被引:0
|
作者
Togawa, N [1 ]
Kataoka, Y
Miyaoka, Y
Yanagisawa, M
Ohtsuki, T
机构
[1] Univ Kitakyushu, Dept Informat & Media Sci, Kitakyushu, Fukuoka 8080135, Japan
[2] Waseda Univ, Adv Res Inst Sci & Engn, Tokyo 1698555, Japan
[3] Waseda Univ, Dept Elect Informat & Commun Engn, Tokyo 1698555, Japan
关键词
area estimation; delay estimation; hardware/software cosynthesis; digital signal processor; micro processor;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hardware/software partitioning is one of the key processes in a hardware/software cosynthesis system for digital signal processor cores. In hardware/software partitioning, area and delay estimation of a processor core plays an unportant role since the hardware/software partitioning process must determine which part of a processor core should be realized by hardware units and which part should be realized by a sequence of instructions based on execution time of an input application program and area of a synthesized processor core. This paper proposes area and delay estimation equations for digital signal processor cores. For area estimation, we show that total area for a processor core can be derived from the sum of area for a processor kernel and area for additional hardware units. Area for a processor kernel can be mainly obtained by minimum area for a processor kernel and overheads for adding hardware units and registers. Area for a hardware unit can be mainly obtained by its type and operation bit width. For delay estimation, we show that critical path delay for a processor core can be derived from the delay of a hardware unit which is on the critical path in the processor core. Experimental results demonstrate that errors of area estimation are less than 2% and errors of delay estimation are less than 2 ns when comparing estimated area and delay with logic-synthesized area and delay.
引用
收藏
页码:2639 / 2647
页数:9
相关论文
共 50 条
  • [31] Reliable Pre-scheduling Delay Estimation for Hardware/Software partitioning
    Hassan, Rania O.
    Abdelhalim, M. B.
    Habib, S. E. -D.
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 1246 - 1250
  • [32] Digital signal processor based digital time delay integration for a medical infrared imaging system
    Lee, SY
    Cho, MH
    OPTICAL ENGINEERING, 1996, 35 (06) : 1794 - 1795
  • [33] Hardware-software codesign of a 14.4MBit - 64 state - Viterbi decoder for an application-specific digital signal processor
    Hosemann, M
    Habendorf, R
    Fettweis, GP
    SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 45 - 50
  • [34] THE DESIGN OF THE PIPELINED RISC-V PROCESSOR WITH THE HARDWARE COPROCESSOR OF DIGITAL SIGNAL PROCESSING
    Vavruk, Y. Y.
    Makhrov, V. V.
    Hedeon, H. O.
    RADIO ELECTRONICS COMPUTER SCIENCE CONTROL, 2024, (01) : 197 - 207
  • [35] A model-year architecture approach to hardware reuse in digital signal processor system design
    Wedgwood, J
    Buchanan, G
    VHDL INTERNATIONAL USERS' FORUM, PROCEEDINGS, 1997, : 231 - 240
  • [36] Dependability estimation of a digital system with consideration of software masking effects on hardware faults
    Choi, JG
    Seong, PH
    RELIABILITY ENGINEERING & SYSTEM SAFETY, 2001, 71 (01) : 45 - 55
  • [37] Fast FPGA-based delay estimation for a novel hardware/software partitioning scheme
    Abdelhalim, M. B.
    Habib, S. E. -D.
    IDT 2007: SECOND INTERNATIONAL DESIGN AND TEST WORKSHOP, PROCEEDINGS, 2007, : 175 - 181
  • [38] Software-Hardware Co-Design of Multi-Standard Digital Baseband Processor for IoT
    Amor, Hela Belhadj
    Bernier, Carolynn
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 646 - 649
  • [39] Software-hardware system for the design of adaptive fuzzy digital signal processing applications
    Sultan, L
    UNIVERSITY AND INDUSTRY - PARTNERS IN SUCCESS, CONFERENCE PROCEEDINGS VOLS 1-2, 1998, : 461 - 464
  • [40] Software/Hardware Integrating Model of Embedded Reconfigurable Computing System for Digital Signal Processing
    刘守山
    张同军
    毕丽君
    陶安利
    Journal of Measurement Science and Instrumentation, 2010, 1 (04) : 343 - 348