Design and Analysis of PVT Invariant Current Reference in 65-nm CMOS

被引:2
|
作者
Maurya, Nishant [1 ]
Wary, Nijwm [1 ]
机构
[1] Indian Inst Technol, Sch Elect Sci, Bhubaneswar, India
来源
2022 IEEE 65TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS 2022) | 2022年
关键词
PVT invariant; current reference; on-chip resistor; PTAT; CTAT; PCT;
D O I
10.1109/MWSCAS54063.2022.9859372
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a CMOS current reference circuit has been proposed for achieving a PVT compensated current. The design is based on a modified version of the beta multiplier circuit with an on-chip resistor implemented using transistor in the deep triode region. Compensation of process corner variation is done by using a process tracking circuit (PTC). Temperature variation compensation is achieved by cancelling the PTAT variation of the beta multiplier circuit with the CTAT gate voltage of the on-chip transistor based resistor. The design has been implemented in 65 nm CMOS technology and simulated in Cadence specter. The current reference achieves a process variation of 1.4% and it has a temperature coefficient of 276.8 ppm/degrees C over a temperature range of 0 degrees C to 100 degrees C. The reference current generated in this design is 8.8 mu A with a supply voltage of 1.2 V, giving a net power consumption 126.56 mu W.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] A Practical Design of X-Band Receiver Front-End in 65-nm CMOS
    LU Zhijian
    GUAN Rui
    LI Xiaoyong
    ZHOU Jianjun
    ChineseJournalofElectronics, 2016, 25 (03) : 413 - 417
  • [42] Design of ESD Protection Diodes With Embedded SCR for Differential LNA in a 65-nm CMOS Process
    Lin, Chun-Yu
    Fan, Mei-Lian
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2014, 62 (11) : 2723 - 2732
  • [43] Design of a Low-Voltage EEG Detector Based on a Chopping Amplifier in CMOS 65-nm
    Seutin, Nathan
    Garcia-Vazquez, Hugo
    Quenon, Alexandre
    Dualibe, Fortunato Carlos
    2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 261 - 264
  • [44] A Practical Design of X-Band Receiver Front-End in 65-nm CMOS
    Lu Zhijian
    Guan Rui
    Li Xiaoyong
    Zhou Jianjun
    CHINESE JOURNAL OF ELECTRONICS, 2016, 25 (03) : 413 - 417
  • [45] Design of a Voltage-Controlled Programmable-Gain Amplifier in 65-nm CMOS Technology
    Liu, Hang
    Zhu, Xi
    Lu, Muting
    Yeo, Kiat Seng
    2019 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2019, : 87 - 90
  • [46] Design of a CMOS 65-nm inductor-less VCO for ISM applications in the VHF band
    Gaoding, Ningcheng
    Bousquet, Jean-Francois
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (03) : 309 - 320
  • [47] A bandgap reference in 65nm CMOS
    Zhang Jun-an
    Li Guang-jun
    Yan Bo
    Luo Pu
    Yang Yu-jun
    Zhang Rui-tao
    Li Xi
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [48] Design-in-Reliable Millimeter-Wave Power Amplifiers in a 65-nm CMOS Process
    Quemerais, Thomas
    Moquillon, Laurence
    Fournier, Jean-Michel
    Benech, Philippe
    Huard, Vincent
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (04) : 1079 - 1085
  • [49] Analysis and Design of High Performance Wireless Power Delivery Using On-chip Octagonal Inductor in 65-nm CMOS
    Mao, Weijun
    Sun, Liusheng
    Xu, Junwei
    Wu, Jiajia
    Zhu, Xiaolei
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 401 - 405
  • [50] Geometric Analysis and Systematic Design of Millimeter-Wave Low-Power Frequency Dividers in 65-nm CMOS
    Zhu, Mingyu
    Zhao, Dixian
    IEEE ACCESS, 2020, 8 : 20658 - 20665