Design and Analysis of PVT Invariant Current Reference in 65-nm CMOS

被引:2
|
作者
Maurya, Nishant [1 ]
Wary, Nijwm [1 ]
机构
[1] Indian Inst Technol, Sch Elect Sci, Bhubaneswar, India
来源
2022 IEEE 65TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS 2022) | 2022年
关键词
PVT invariant; current reference; on-chip resistor; PTAT; CTAT; PCT;
D O I
10.1109/MWSCAS54063.2022.9859372
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a CMOS current reference circuit has been proposed for achieving a PVT compensated current. The design is based on a modified version of the beta multiplier circuit with an on-chip resistor implemented using transistor in the deep triode region. Compensation of process corner variation is done by using a process tracking circuit (PTC). Temperature variation compensation is achieved by cancelling the PTAT variation of the beta multiplier circuit with the CTAT gate voltage of the on-chip transistor based resistor. The design has been implemented in 65 nm CMOS technology and simulated in Cadence specter. The current reference achieves a process variation of 1.4% and it has a temperature coefficient of 276.8 ppm/degrees C over a temperature range of 0 degrees C to 100 degrees C. The reference current generated in this design is 8.8 mu A with a supply voltage of 1.2 V, giving a net power consumption 126.56 mu W.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A 65-nm CMOS Constant Current Source With Reduced PVT Variation
    Wang, Dong
    Tan, Xiao Liang
    Chan, Pak Kwong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (04) : 1373 - 1385
  • [2] Design Aspects of 65-nm CMOS MMICs
    Karkkainen, Mikko
    Varonen, Mikko
    Sandstrom, Dan
    Tikka, Tero
    Lindfors, Saska
    Halonen, Kari A. I.
    2008 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2008, : 115 - 118
  • [3] A PVT Invariant Cascode Current Reference Circuit in 180nm CMOS Process
    Swathi, Payavula
    Bhaskar, M.
    2022 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE 2022), 2022, : 113 - 116
  • [4] Services Build On 65-nm CMOS
    Browne, Jack
    MICROWAVES & RF, 2009, 48 (02) : 102 - 102
  • [5] Rigorous Extraction of Process Variations for 65-nm CMOS Design
    Zhao, Wei
    Liu, Frank
    Agarwal, Kanak
    Acharyya, Dhruva
    Nassif, Sani R.
    Nowka, Kevin J.
    Cao, Yu
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2009, 22 (01) : 196 - 203
  • [6] A Mirrored Current-conveyor Transimpedance Amplifier in 65-nm CMOS
    Yoon, Daseul
    Joo, Ji-Eun
    Park, Sung Min
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (06) : 526 - 532
  • [7] Analysis and Design of Differential LNAs with On-Chip Transformers in 65-nm CMOS Technology
    Kihara, Takao
    Matsuda, Shigesato
    Yoshimura, Tsutomu
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [8] Design of Silicon Photonic Interconnect ICs in 65-nm CMOS Technology
    Bae, Woorham
    Jeong, Gyu-Seob
    Kim, Yoonsoo
    Chi, Han-Kyu
    Jeong, Deog-Kyoon
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (06) : 2234 - 2243
  • [9] Design of the 65-nm CMOS Translation Lookaside Buffer on the Hardened Elements
    Stenin, Vladimir Ya.
    Antonyuk, Artem V.
    Stepanov, Pavel V.
    Katunin, Yuri V.
    2017 25TH TELECOMMUNICATION FORUM (TELFOR), 2017, : 490 - 493
  • [10] Design Considerations of Signal-current Enhancer OTA in CMOS 65-nm with Large Capacitive Loads
    Zhou, Yong
    Leung, Ka Nang
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,