Background Calibration of Comparator Offsets in SHA-Less Pipelined ADCs

被引:10
|
作者
Zhu, Congyi [1 ]
Lin, Jun [1 ]
Wang, Zhongfeng [1 ]
机构
[1] Nanjing Univ, Sch Elect Sci & Engn, Nanjing 210008, Jiangsu, Peoples R China
基金
中国国家自然科学基金;
关键词
Background calibration; bandwidth mismatch; blind calibration; comparator static offset; dynamic offset; SHA-less pipelined ADCs; timing skew mismatch;
D O I
10.1109/TCSII.2018.2854571
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Sample-and-hold amplifier-less (SHA-less) pipelined analog-to-digital converters (ADCs) are well suited for high-resolution, high-speed and low-power applications. Apart from the comparator static offset, a dynamic offset is induced due to the timing skew and bandwidth mismatch between the multiplying digital-to-analog converter and the comparator input paths in the first stage, which brings a serious design challenge. This brief presents a novel background calibration technique for these offsets. First, the comparator's static offset and dynamic offset are discussed and analyzed. Then, a new evaluation technique is proposed to synchronously extract the values of the static offset and dynamic offset through the residue output at decision points. In this brief, the new calibration method is validated using behavioral models. The effective number of bits is improved from 5.04 bits to 11.96 bits, while the spurious free dynamic range is improved by 50.7 dB from our simulation. Thanks to the background calibration, comparator offset errors exceeding the built-in redundancy of the architecture become acceptable. The proposed method relaxes comparator design requirements effectively. More importantly, the calibration can maximize the input frequency of the SHA-less pipelined ADCs.
引用
收藏
页码:357 / 361
页数:5
相关论文
共 50 条
  • [41] A Deterministic Digital Background Calibration Technique for VCO-Based ADCs
    Rao, Sachin
    Reddy, Karthikeyan
    Young, Brian
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (04) : 950 - 960
  • [42] A Background Timing Skew Calibration Technique in Time-Interleaved ADCs
    Wu, Zekai
    Li, Fule
    Ni, Meng
    Ding, Yang
    Wang, Zhihua
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [43] A digital blind background capacitor mismatch calibration technique for pipelined ADC
    El-Sankary, K
    Sawan, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (10) : 507 - 510
  • [44] Background calibration of operational amplifier gain error in pipelined A/D converters
    Ali, AMA
    Nagaraj, K
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (09): : 631 - 634
  • [45] MULTISCALING COEFFICIENTS TECHNIQUE FOR GAIN ERROR BACKGROUND CALIBRATION IN PIPELINED ADC
    Ning, Ning
    Sui, Zhiling
    Li, Jing
    Wu, Shuangyi
    Chen, Hua
    Xu, Shuangheng
    Yu, Qi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (03)
  • [46] Background calibration of bit weights in pipeline ADCs using a counteracting dither technique
    Sun, Jie
    Zhou, Yuan
    Li, Xin
    ELECTRONICS LETTERS, 2020, 56 (10) : 478 - +
  • [47] Digital background calibration technique for pipeline ADCs with multi-bit stages
    Ginés, AJ
    Peralias, EJ
    Rueda, A
    16TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2003, PROCEEDINGS, 2003, : 317 - 322
  • [48] A Background Jitter Calibration for ADCs Using TDC Phase Information From ADPLL
    Shen, Haoyang
    Zheng, Hao
    O'Hare, Daniel
    John, Deepu
    Cardiff, Barry
    IEEE ACCESS, 2024, 12 : 174551 - 174563
  • [49] Immediate Calibration of Operational Amplifier Gain Error in Pipelined ADCs Using Extended Correlated Double Sampling
    Hafiz, Omar A.
    Wang, Xiaoyue
    Hurst, Paul J.
    Lewis, Stephen H.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (03) : 749 - 759
  • [50] A 12-bit 100 MS/s pipelined ADC with digital background calibration
    Zhou Liren
    Luo Lei
    Ye Fan
    Xu Jun
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (11)