Background Calibration of Comparator Offsets in SHA-Less Pipelined ADCs

被引:10
|
作者
Zhu, Congyi [1 ]
Lin, Jun [1 ]
Wang, Zhongfeng [1 ]
机构
[1] Nanjing Univ, Sch Elect Sci & Engn, Nanjing 210008, Jiangsu, Peoples R China
基金
中国国家自然科学基金;
关键词
Background calibration; bandwidth mismatch; blind calibration; comparator static offset; dynamic offset; SHA-less pipelined ADCs; timing skew mismatch;
D O I
10.1109/TCSII.2018.2854571
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Sample-and-hold amplifier-less (SHA-less) pipelined analog-to-digital converters (ADCs) are well suited for high-resolution, high-speed and low-power applications. Apart from the comparator static offset, a dynamic offset is induced due to the timing skew and bandwidth mismatch between the multiplying digital-to-analog converter and the comparator input paths in the first stage, which brings a serious design challenge. This brief presents a novel background calibration technique for these offsets. First, the comparator's static offset and dynamic offset are discussed and analyzed. Then, a new evaluation technique is proposed to synchronously extract the values of the static offset and dynamic offset through the residue output at decision points. In this brief, the new calibration method is validated using behavioral models. The effective number of bits is improved from 5.04 bits to 11.96 bits, while the spurious free dynamic range is improved by 50.7 dB from our simulation. Thanks to the background calibration, comparator offset errors exceeding the built-in redundancy of the architecture become acceptable. The proposed method relaxes comparator design requirements effectively. More importantly, the calibration can maximize the input frequency of the SHA-less pipelined ADCs.
引用
收藏
页码:357 / 361
页数:5
相关论文
共 50 条
  • [1] Fast Background Calibration of Sampling Timing Skew in SHA-Less Pipeline ADCs
    Gines, A. J.
    Peralias, E. J.
    Rueda, A.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (10) : 2966 - 2970
  • [2] SHA-Less Pipelined ADC With In Situ Background Clock-Skew Calibration
    Huang, Pingli
    Hsien, Szukang
    Lu, Victor
    Wan, Peiyuan
    Lee, Seung-Chul
    Liu, Wenbo
    Chen, Bo-Wei
    Lee, Yung-Pin
    Chen, Wen-Tsao
    Yang, Tzu-Yi
    Ma, Gin-Kou
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (08) : 1893 - 1903
  • [3] Split ADC digital background calibration for high speed SHA-less pipeline ADCs
    Adel, Hussein
    Sabut, Marc
    Petigny, Roger
    Louerat, Marie-Minerve
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1143 - 1146
  • [4] Calibration of sampling clock skew in SHA-less pipeline ADCs
    Huang, P.
    Chiu, Y.
    ELECTRONICS LETTERS, 2008, 44 (18) : 1061 - U22
  • [5] A NOVEL DIGITAL BACKGROUND CALIBRATION TECHNIQUE FOR 16 BIT SHA-LESS MULTIBIT PIPELINED ADC
    Narula, Swina
    Vashishath, Munish
    Pandey, Sujata
    ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2016, 14 (05) : 571 - 582
  • [6] Background Digital Calibration of Comparator Offsets in Pipeline ADCs
    Gines, Antonio Jose
    Peralias, Eduardo
    Rueda, Adoracion
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (07) : 1345 - 1349
  • [7] A HIGH SPEED LOW POWER LATCHED COMPARATOR FOR SHA-LESS PIPELINED ADC
    Zhao, Lei
    Yang, Yintang
    Zhu, Zhangming
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (03)
  • [8] A SHA-less 14-bit, 100-MS/s pipelined ADC with comparator offset cancellation in background
    王晓飞
    张鸿
    张杰
    杜鑫
    郝跃
    Journal of Semiconductors, 2016, 37 (03) : 85 - 91
  • [9] A SHA-less 14-bit, 100-MS/s pipelined ADC with comparator offset cancellation in background
    Wang Xiaofei
    Zhang Hong
    Zhang Jie
    Du Xin
    Hao Yue
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (03)
  • [10] A SHA-less 14-bit, 100-MS/s pipelined ADC with comparator offset cancellation in background
    王晓飞
    张鸿
    张杰
    杜鑫
    郝跃
    Journal of Semiconductors, 2016, (03) : 85 - 91