Flip-Flops for Accurate Multiphase Clocking: Transmission Gate Versus Current Mode Logic

被引:6
作者
Dutta, Ramen [1 ]
Klumperink, Eric [1 ]
Gao, Xiang [1 ]
Ru, Zhiyu [1 ]
van der Zee, Ronan [1 ]
Nauta, Bram [1 ]
机构
[1] Univ Twente, IC Design Grp, NL-7500 AE Enschede, Netherlands
关键词
Current mode logic (CML); divider; dynamic transmission gate (DTG) logic; flip-flop (FF) design; jitter; low power; mismatch; multiphase clock; phase error; power efficiency; timing; DESIGN;
D O I
10.1109/TCSII.2013.2261173
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dynamic transmission gate (DTG) flip-flops (FFs) (DTG-FFs) and current mode logic (CML) FFs (CML-FFs) are compared targeting power efficient multiphase clock generation with low phase error. The effect of component mismatches on multiphase clock timing inaccuracies is modeled and compared, using the product of mismatch-induced jitter variance and power consumption as a figure-of-merit (FOM). Analytical equations are derived to estimate the jitter-power FOM for DTG-FF- and CML-FF-based dividers. Simulations confirm the trends predicted by the equations and show that DTG-FFs achieve a better FOM than CML-FFs. The advantage increases for CMOS processes with smaller feature size and for a lower input frequency compared to f(T).
引用
收藏
页码:422 / 426
页数:5
相关论文
共 15 条
  • [1] TIME INTERLEAVED CONVERTER ARRAYS
    BLACK, WC
    HODGES, DA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) : 1022 - 1029
  • [2] MACROMODELING CMOS CIRCUITS FOR TIMING SIMULATION
    BROCCO, LM
    MCCORMICK, SP
    ALLEN, J
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (12) : 1237 - 1249
  • [3] Optimized Stage Ratio of Tapered CMOS Inverters for Minimum Power and Mismatch Jitter Product
    Dutta, R.
    Bhattacharyya, T. K.
    Gao, X.
    Klumperink, E. A. M.
    [J]. 23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 152 - +
  • [4] Advantages of shift registers over DLLs for flexible low jitter multiphase clock generation
    Gao, Xiang
    Klumperink, Eric A. M.
    Nauta, Bram
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (03) : 244 - 248
  • [5] Hamada M., 1999, 1999 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC. First Edition (Cat. No.99CH36278), P270, DOI 10.1109/ISSCC.1999.759241
  • [6] Device mismatch and tradeoffs in the design of analog circuits
    Kinget, PR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (06) : 1212 - 1224
  • [7] Klumperink E, 2011, IEEE INT SYMP CIRC S, P165
  • [8] Distortion cancellation by polyphase multipath circuits
    Mensink, E
    Klumperink, EAM
    Nauta, B
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (09): : 1785 - 1794
  • [9] Murphy D., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P74, DOI 10.1109/ISSCC.2012.6176935
  • [10] Time-Interleaved Analog-to-Digital Converters
    Nairn, David G.
    [J]. PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 289 - 296