共 15 条
- [1] TIME INTERLEAVED CONVERTER ARRAYS [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) : 1022 - 1029
- [3] Optimized Stage Ratio of Tapered CMOS Inverters for Minimum Power and Mismatch Jitter Product [J]. 23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 152 - +
- [5] Hamada M., 1999, 1999 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC. First Edition (Cat. No.99CH36278), P270, DOI 10.1109/ISSCC.1999.759241
- [7] Klumperink E, 2011, IEEE INT SYMP CIRC S, P165
- [8] Distortion cancellation by polyphase multipath circuits [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (09): : 1785 - 1794
- [9] Murphy D., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P74, DOI 10.1109/ISSCC.2012.6176935
- [10] Time-Interleaved Analog-to-Digital Converters [J]. PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 289 - 296