Untrimmed 6.2 ppm/°C bulk-isolated curvature-corrected bandgap voltage reference

被引:7
作者
Basyurt, Pinar Basak [1 ]
Aksin, Devrim Yilmaz [1 ]
机构
[1] Istanbul Tech Univ, Dept Elect & Commun Engn, TR-80626 Istanbul, Turkey
关键词
Bandgap reference; Curvature compensation; High precision; Bulk isolation; COMPENSATED BICMOS BANDGAP; REFERENCE CIRCUIT; SUB-1-V;
D O I
10.1016/j.vlsi.2013.03.005
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design of a low-drift, curvature-corrected bandgap voltage reference (BGR) realized in a 0.35 mu m 3.3 V triple-well CMOS technology having vertical NPN BJT transistors. The proposed circuit takes advantage of a block bulk isolation strategy improving the substrate noise sensitivity at the BGR output more than 100 dB up to 100 MHz. The simulated circuit achieves a mean temperature coefficient of 6.2 ppm/degrees C over the temperature range of -40 to 125 degrees C with 4.1 ppm/degrees C standard deviation without any trimming. The circuit operates down to 2 V and consumes 31.5 mu A from a single 3.3 V supply. Its line regulation is less than 0.07% per Volt while its supply voltage changes from 2 V to 3.6 V. The power supply rejection (PSR) of the circuit is -76.5 dB at 100 Hz. The peak-to-peak output noise is 4.66 mu V integrated within the frequency range of 0.1-10 Hz. The proposed circuit occupies an area of (515 mu m x 320 mu m) 0.165 mm(2). (C) 2013 Elsevier B.V. All rights reserved.
引用
收藏
页码:30 / 37
页数:8
相关论文
共 38 条
  • [1] A very high precision 500-nA CMOS floating-gate analog voltage reference
    Ahuja, BK
    Vu, H
    Laber, CA
    Owen, WH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) : 2364 - 2372
  • [2] A Novel Wide-Temperature-Range, 3.9 ppm/°C CMOS Bandgap Reference Circuit
    Andreou, Charalambos M.
    Koudounas, Savvas
    Georgiou, Julius
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (02) : 574 - 581
  • [3] A CMOS bandgap reference circuit with sub-1-V operation
    Banba, H
    Shiga, H
    Umezawa, A
    Miyaba, T
    Tanzawa, T
    Atsumi, S
    Sakui, K
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 670 - 674
  • [4] NEW NMOS TEMPERATURE-STABLE VOLTAGE REFERENCE
    BLAUSCHILD, RA
    MULLER, RS
    MEYER, RG
    TUCCI, PA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1978, 13 (06) : 767 - 774
  • [5] A sub-1-V, 10 ppm/°C, nanopower voltage reference generator
    De Vita, Giuseppe
    Iannaccone, Giuseppe
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (07) : 1536 - 1542
  • [6] E. I. Service, TSMC TECHN OV
  • [7] E.I. Service, AMS TECHN OV
  • [8] Europractice, UMC TECHN OV
  • [9] A low-voltage low-power voltage reference based on subthreshold MOSFETs
    Giustolisi, G
    Palumbo, G
    Criscione, M
    Cutrì, F
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (01) : 151 - 154
  • [10] Gray P. R., 2009, Analysis and Design of Analog Integrated Circuits, V5th edn