Monte Cimone: Paving the Road for the First Generation of RISC-V High-Performance Computers

被引:8
作者
Bartolini, Andrea [1 ]
Ficarelli, Federico [2 ]
Parisi, Emanuele [1 ]
Beneventi, Francesco [1 ]
Barchi, Francesco [1 ]
Gregori, Daniele [3 ]
Magugliani, Fabrizio [3 ]
Cicala, Marco [3 ]
Gianfreda, Cosimo [3 ]
Cesarini, Daniele [2 ]
Acquaviva, Andrea [1 ]
Benini, Luca [1 ,4 ]
机构
[1] Univ Bologna, DEI, Bologna, Italy
[2] CINECA SCAI, Casalecchio Di Reno, Italy
[3] E4 Comp Engn, Scandiano, Italy
[4] ETH Zurich Univ, Zurich, Switzerland
来源
2022 IEEE 35TH INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (IEEE SOCC 2022) | 2022年
关键词
RISC-V; HPC; Power and Performance;
D O I
10.1109/SOCC56010.2022.9908096
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The new open and royalty-free RISC-V ISA is attracting interest across the whole computing continuum, from microcontrollers to supercomputers. High-performance RISC-V processors and accelerators have been announced, but RISC-V-based HPC systems will need a holistic co-design effort, spanning memory, storage hierarchy interconnects and full software stack. In this paper, we describe Monte Cimone, a fully-operational multi-blade computer prototype and hardware-software test-bed based on U740, a double-precision capable multi-core, 64-bit RISC-V SoC. Monte Cimone does not aim to achieve strong floating-point performance, but it was built with the purpose of "priming the pipe" and exploring the challenges of integrating a multi-node RISC-V cluster capable of providing an HPC production stack including interconnect, storage and power monitoring infrastructure on RISC-V hardware. We present the results of our hardware/software integration effort, which demonstrate a remarkable level of software and hardware readiness and maturity - showing that the first generation of RISC-V HPC machines may not be so far in the future.
引用
收藏
页码:1 / 6
页数:6
相关论文
empty
未找到相关数据