Gate-level body biasing for subthreshold logic circuits: analytical modeling and design guidelines

被引:9
|
作者
Albano, D. [1 ]
Lanuzza, M. [1 ]
Taco, R. [1 ]
Crupi, F. [1 ]
机构
[1] Univ Calabria, Dept Comp Sci Modeling Elect & Syst Engn, I-87036 Arcavacata Di Rende, Italy
关键词
forward body biasing; subthreshold design; digital circuits; ultra-low voltage; CMOS LOGIC; PROCESSOR; PERFORMANCE;
D O I
10.1002/cta.2016
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Gate-level body biasing provides an attractive solution to increase speed and robustness against process and temperature variations while maintaining energy efficiency. In this paper, the behavior of basic logic gates, designed according to the proposed design technique, is analytically examined with the main purpose of furnishing important guidelines to design efficient subthreshold digital circuits. Our modeling has been fully validated by comparing the predicted results with SPICE simulations performed for a commercial 45-nm complementary metal oxide semiconductor technology. Considering process, temperature and loading capacitance variations, the delay of an inverter is predicted with a maximum error lower than 16.5%. Even better results are obtained when our modeling is applied to more complex logic gates. Under process, loading capacitance and temperature variations, the delay of NAND2 and NOR2 logic gates is always predicted with an error below 10%. Good agreement between the predicted and simulated results makes our modeling a valuable support during the circuit design phase. Copyright (c) 2014 John Wiley & Sons, Ltd.
引用
收藏
页码:1523 / 1540
页数:18
相关论文
共 50 条
  • [31] Novel Adaptive Body Biasing Techniques for Energy Efficient Subthreshold CMOS Circuits
    Elgharbawy, Walid M.
    Golconda, Pradeep
    Moursy, Abdelhamid G.
    Bayoumi, Magdy A.
    JOURNAL OF LOW POWER ELECTRONICS, 2007, 3 (02) : 175 - 188
  • [32] Self-referential verification for gate-level implementations of arithmetic circuits
    Chang, YT
    Cheng, KT
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (07) : 1102 - 1112
  • [33] Optimal Design on Asynchronous System with Gate-level Pipelining
    Tamura, Masato
    Ito, Atsushi
    Ikeda, Makoto
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [34] Self-referential verification of gate-level implementations of arithmetic circuits
    Chang, YT
    Cheng, KT
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 311 - 316
  • [35] Gate-level modelling and verification of asynchronous circuits using CSPM and FDR
    Josephs, Mark B.
    ASYNC 2007: 13TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, 2007, : 83 - 92
  • [36] A gate-level strategy to design carry select adders
    Alioto, M
    Palumbo, G
    Poli, M
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 465 - 468
  • [37] A New Approach for Gate-Level Delay-Insensitive Asynchronous Logic
    Wang, Zhao
    He, Xiao
    Sechen, Carl
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2015, 34 (05) : 1431 - 1459
  • [38] Gate-Level Optimization of Polymorphic Circuits Using Cartesian Genetic Programming
    Gajda, Zbysek
    Sekanina, Lukas
    2009 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1-5, 2009, : 1599 - 1604
  • [39] Deception by design: Fooling ourselves with gate-level models
    Rearick, J
    Maxwell, P
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 921 - 929
  • [40] A New Approach for Gate-Level Delay-Insensitive Asynchronous Logic
    Zhao Wang
    Xiao He
    Carl Sechen
    Circuits, Systems, and Signal Processing, 2015, 34 : 1431 - 1459