A 5.3-GHz programmable divider for HiPerLAN in 0.25-μm CMOS

被引:58
作者
Krishnapura, N [1 ]
Kinget, PR [1 ]
机构
[1] Bell Labs, Lucent Technol, Murray Hill, NJ 07974 USA
关键词
frequency divider; phase switching; prescaler; retiming;
D O I
10.1109/4.848211
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 5.3-GHz low-voltage CMOS frequency divider whose modulus can be varied from 220 to 224 is presented. Programmability is achieved by switching between different output phases of a D-flip-flop (DFF), An improved glitch-free phase switching architecture through the use of retimed multiplexer control signals is introduced, A high-speed low-voltage DFF circuit is given. The programmable divider fabricated in 0.25-mu m technology occupies 0.09 mm(2); it consumes 17.4 mA at 1.8 V and 26.8 mA at 2.2 V, Operation of 5.5 GHz with 300-mV(pk) single-ended input is achieved with a 2.2-V supply. The residual phase noise at the output is -131 dBc/Hz at an offset of 1 kHz from the carrier while operating from a 5.5-GHz input.
引用
收藏
页码:1019 / 1024
页数:6
相关论文
共 13 条
  • [1] MULTIGIGAHERTZ CMOS DUAL-MODULUS PRESCALAR IC
    CONG, HI
    ANDREWS, JM
    BOULIN, DM
    FANG, SC
    HILLENIUS, SJ
    MICHEJDA, JA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (05) : 1189 - 1194
  • [2] A 1.75-GHz/3-V dual-modulus divide-by-128/129 prescaler in 0.7-mu m CMOS
    Craninckx, J
    Steyaert, MSJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (07) : 890 - 897
  • [3] DEMUER B, 1998, P 1998 EUR SOL STAT, P256
  • [4] MODELING PHASE NOISE IN FREQUENCY-DIVIDERS
    EGAN, WF
    [J]. IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 1990, 37 (04) : 307 - 315
  • [5] CMOS HIGH-SPEED DUAL-MODULUS FREQUENCY-DIVIDER FOR RF FREQUENCY-SYNTHESIS
    FOROUDI, N
    KWASNIEWSKI, TA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (02) : 93 - 100
  • [6] KRISHNAPURA N, 1999, P 1999 EUR SOL STAT, P144
  • [7] Kurisu M, 1997, 1997 SYMPOSIUM ON VLSI CIRCUITS, P73, DOI 10.1109/VLSIC.1997.623813
  • [8] MAEDA T, 1997, P 1997 GAAS IC S, P175
  • [9] Digital multiphase clock/pattern generator
    Mu, FH
    Edman, A
    Svensson, C
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (02) : 182 - 191
  • [10] PERROTT MH, 1997, THESIS MIT CAMBRIDGE