A Next-Generation Cryogenic Processor Architecture

被引:11
|
作者
Byun, Ilkwon [1 ]
Min, Dongmoon [1 ]
Lee, Gyuhyeon [1 ]
Na, Seongmin [1 ]
Kim, Jangwoo [1 ]
机构
[1] Seoul Natl Univ, Dept Elect Comp Engn, Seoul 08826, South Korea
基金
新加坡国家研究基金会;
关键词
D O I
10.1109/MM.2021.3070133
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Cryogenic computing can achieve high performance and power efficiency by dramatically reducing the device's leakage power and wire resistance at low temperatures. Recent advances in cryogenic computing focus on developing cryogenic-optimal cache and memory devices to overcome memory capacity, latency, and power walls. However, little research has been conducted to develop a cryogenic-optimal core architecture even with its high potentials in performance, power, and area efficiency. In this article, we first develop CryoCore-Model, a cryogenic processor modeling framework that can accurately estimate the maximum clock frequency of processor models running at 77 K. Next, driven by the modeling tool, we design CryoCore, a 77 K-optimal core microarchitecture to maximize the core's performance and area efficiency while minimizing the cooling cost. The proposed cryogenic processor architecture, in this article, achieves the large performance improvement and power reduction and, thus, contributes to the future of high-performance and power-efficient computer systems.
引用
收藏
页码:80 / 86
页数:7
相关论文
共 50 条
  • [21] Next-generation analysis of synovial tissue architecture
    Douglas J. Veale
    Ursula Fearon
    Nature Reviews Rheumatology, 2020, 16 : 67 - 68
  • [22] Image computing library for a next-generation VLIW multimedia processor
    Stotland, I
    Kim, D
    Kim, Y
    MEDIA PROCESSORS 1999, 1998, 3655 : 47 - 58
  • [23] The Applications of Memristor Devices in Next-generation Cortical Processor Designs
    Li, Hai
    Liu, Beiye
    Liu, Xiaoxiao
    Mao, Mengjie
    Chen, Yiran
    Wu, Qing
    Qiu, Qinru
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 17 - 20
  • [24] Next-generation people for next-generation technologies
    Mittelstadt, E
    MANUFACTURING ENGINEERING, 1996, 117 (04): : 128 - 128
  • [25] Next-generation infrastructure for next-generation people
    Tyler N.
    Proceedings of the Institution of Civil Engineers: Smart Infrastructure and Construction, 2021, 173 (02) : 24 - 28
  • [26] Next-generation bioinformatics: using many-core processor architecture to develop a web service for sequence alignment
    Galvez, Sergio
    Diaz, David
    Hernandez, Pilar
    Esteban, Francisco J.
    Caballero, Juan A.
    Dorado, Gabriel
    BIOINFORMATICS, 2010, 26 (05) : 683 - 686
  • [27] Next generation embedded processor architecture for personal information devices
    Hong, In-Pyo
    Lee, Yong-Joo
    Lee, Yong-Surk
    EMBEDDED AND UBIQUITOUS COMPUTING, PROCEEDINGS, 2006, 4096 : 459 - 468
  • [28] Next Generation CoreConnect TM Processor Local Bus architecture
    Hofmann, R
    Drerup, B
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 221 - 225
  • [29] Signal transmission and coding architecture for next-generation Ethernet
    Toyoda, H
    Nishi, H
    Nishimura, S
    Kanai, H
    Harasawa, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2003, E86D (11) : 2317 - 2324
  • [30] A Survey on Next-generation Power Grid Data Architecture
    You, Shutang
    Zhu, Lin
    Liu, Yong
    Liu, Hesen
    Liu, Yilu
    Shankar, Mallikarjun
    Robertson, Russell
    King, Tom
    2015 IEEE POWER & ENERGY SOCIETY GENERAL MEETING, 2015,