Enabling a Reliable STT-MRAM Main Memory Simulation

被引:14
|
作者
Asifuzzaman, Kazi [1 ,2 ]
Sanchez Verdejo, Rommel [1 ,2 ]
Radojkovic, Petar [1 ]
机构
[1] Barcelona Supercomp Ctr, Barcelona, Spain
[2] Univ Politecn Cataluna, Barcelona, Spain
基金
欧盟地平线“2020”;
关键词
STT-MRAM; Main memory; High-performance computing;
D O I
10.1145/3132402.3132416
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
STT-MRAM is a promising new memory technology with very desirable set of properties such as non-volatility, byte-addressability and high endurance. It has the potential to become the universal memory that could be incorporated to all levels of memory hierarchy. Although STT-MRAM technology got significant attention of various major memory manufacturers, to this day, academic research of STT-MRAM main memory remains marginal. This is mainly due to the unavailability of publicly available detailed timing parameters which are required to perform a cycle accurate main memory simulation. Our study presents a detailed analysis of STT-MRAM main memory timing and propose an approach to perform a reliable system level simulation of the memory technology. We seamlessly incorporate STT-MRAM timing parameters into DRAMSim2 memory simulator and use it as a part of the simulation infrastructure of the high-performance computing (HPC) systems. Our results suggests that, STT-MRAM main memory would provide performance comparable to DRAM, while opening up various opportunities for HPC system improvements. Most importantly, our study enables researchers to conduct reliable system level research on STT-MRAM main memory, and to explore the opportunities that this technology has to offer.
引用
收藏
页码:283 / 292
页数:10
相关论文
共 50 条
  • [21] A Simulation Study on Soft Error Rate in STT-MRAM
    Wakimura, Go
    Matuoka, Toshimasa
    Kamakura, Yoshinari
    2015 IEEE INTERNATIONAL MEETING FOR FUTURE OF ELECTRON DEVICES, KANSAI (IMFEDK), 2015,
  • [22] STT-MRAM Sensing: A Review
    Na, Taehui
    Kang, Seung H.
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (01) : 12 - 18
  • [23] Fast cacheline-based data replacement for hybrid DRAM and STT-MRAM main memory
    Liu, Chenji
    Chen, Lan
    Hao, Xiaoran
    Ni, Mao
    Sun, Hao
    IEICE ELECTRONICS EXPRESS, 2020, 17 (10):
  • [24] STT-MRAM for Automotive Applications
    Nagel, K.
    Aggarwal, S.
    Shimon, G.
    Ikegawa, S.
    Mancoff, F.
    Sun, J.
    32ND MAGNETIC RECORDING CONFERENCE (TMRC 2021), 2021,
  • [25] Probabilistically Programmed STT-MRAM
    Wu, Wenqing
    Zhu, Xiaochun
    Kang, Seung
    Yuen, Kendrick
    Gilmore, Rob
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2012, 2 (01) : 42 - 51
  • [26] A novel memory test system with an electromagnet for STT-MRAM testing
    Tamura, R.
    Watanabe, N.
    Koike, H.
    Sato, H.
    Ikeda, S.
    Endoh, T.
    Sato, S.
    2019 19TH NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS 2019), 2019,
  • [27] Device/Circuit/Architecture Co-Design of Reliable STT-MRAM
    Pajouhi, Zoha
    Fong, Xuanyao
    Roy, Kaushik
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1437 - 1442
  • [28] Novel ESD device design for STT-MRAM memory chip
    Zhang, Guangjun
    Jiang, Yanfeng
    MICROELECTRONICS RELIABILITY, 2022, 129
  • [29] Basic principles of STT-MRAM cell operation in memory arrays
    Khvalkovskiy, A. V.
    Apalkov, D.
    Watts, S.
    Chepulskii, R.
    Beach, R. S.
    Ong, A.
    Tang, X.
    Driskill-Smith, A.
    Butler, W. H.
    Visscher, P. B.
    Lottis, D.
    Chen, E.
    Nikitin, V.
    Krounbi, M.
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2013, 46 (07)
  • [30] Computing-in-Memory With Enhanced STT-MRAM Readout Margin
    Wang, Shuyu
    Cai, Hao
    IEEE TRANSACTIONS ON MAGNETICS, 2023, 59 (11)