Design of charge pump circuit with consideration of gate-oxide reliability in low-voltage CMOS processes

被引:155
作者
Ker, MD [1 ]
Chen, SL [1 ]
Tsai, CS [1 ]
机构
[1] Natl Chiao Tung Univ, Nanoelect & Gigascale Syst Lab, Inst Elect, Hsinchu 30050, Taiwan
关键词
body effect; charge pump circuit; gate-oxide reliability; high-voltage generator; low voltage;
D O I
10.1109/JSSC.2006.872704
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new charge pump circuit with consideration of gateoxide reliability is designed with two pumping branches in this paper. The charge transfer switches in the new proposed circuit can be completely turned on and turned off, so its pumping efficiency is higher than that of the traditional designs. Moreover, the maximum gate-source and gate-drain voltages of all devices in the proposed charge pump circuit do not exceed the normal operating power supply voltage (VDD). Two test chips have been implemented in a 0.35-mu m 3.3-V CMOS process to verify the new proposed charge pump circuit. The measured output voltage of the new proposed four-stage charge pump circuit with each pumping capacitor of 2 pF to drive the capacitive output load is around 8.8 V under 3.3-V power supply (VDD = 3.3 V), which is limited by the junction breakdown voltage of the parasitic pn-junction in the given process. The new proposed circuit is suitable for applications in low-voltage CMOS processes because of its high pumping efficiency and no overstress across the gate oxide of devices.
引用
收藏
页码:1100 / 1107
页数:8
相关论文
共 27 条
  • [11] Effect of second-harmonic superimposition on efficient induction of sonochemical effect
    Kawabata, K
    Umemura, S
    [J]. ULTRASONICS SONOCHEMISTRY, 1996, 3 (01) : 1 - 5
  • [12] KER MD, 2004, P IEEE INT S CIRC SY, V1, P321
  • [13] On-chip high-voltage charge pump circuit in standard CMOS processes with polysilicon diodes
    Ker, Ming-Dou
    Chen, Shih-Lun
    [J]. 2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 157 - 160
  • [14] LAI SY, 2001, P S IEEE ISCAS 01 MA, V4, P406
  • [15] Charge sharing concept and new clocking scheme for power efficiency and electromagnetic emission improvement of boosted charge pumps
    Lauterbach, C
    Weber, W
    Römer, D
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (05) : 719 - 723
  • [16] Lin HC, 1999, ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, P238, DOI 10.1109/ISCAS.1999.777847
  • [17] CIRCUIT-LEVEL SIMULATION OF TDDB FAILURE IN DIGITAL CMOS CIRCUITS
    MINAMI, ER
    KUUSINEN, SB
    ROSENBAUM, E
    KO, PK
    HU, CM
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1995, 8 (03) : 370 - 374
  • [18] PROJECTING GATE OXIDE RELIABILITY AND OPTIMIZING RELIABILITY SCREENS
    MOAZZAMI, R
    HU, CM
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (07) : 1643 - 1650
  • [19] PERIGNY R, 2001, P IEEE INT S CIRC SY, V1, P492
  • [20] SAWADA K, 1992, S VLSI CIRC, P75