Design of charge pump circuit with consideration of gate-oxide reliability in low-voltage CMOS processes

被引:155
作者
Ker, MD [1 ]
Chen, SL [1 ]
Tsai, CS [1 ]
机构
[1] Natl Chiao Tung Univ, Nanoelect & Gigascale Syst Lab, Inst Elect, Hsinchu 30050, Taiwan
关键词
body effect; charge pump circuit; gate-oxide reliability; high-voltage generator; low voltage;
D O I
10.1109/JSSC.2006.872704
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new charge pump circuit with consideration of gateoxide reliability is designed with two pumping branches in this paper. The charge transfer switches in the new proposed circuit can be completely turned on and turned off, so its pumping efficiency is higher than that of the traditional designs. Moreover, the maximum gate-source and gate-drain voltages of all devices in the proposed charge pump circuit do not exceed the normal operating power supply voltage (VDD). Two test chips have been implemented in a 0.35-mu m 3.3-V CMOS process to verify the new proposed charge pump circuit. The measured output voltage of the new proposed four-stage charge pump circuit with each pumping capacitor of 2 pF to drive the capacitive output load is around 8.8 V under 3.3-V power supply (VDD = 3.3 V), which is limited by the junction breakdown voltage of the parasitic pn-junction in the given process. The new proposed circuit is suitable for applications in low-voltage CMOS processes because of its high pumping efficiency and no overstress across the gate oxide of devices.
引用
收藏
页码:1100 / 1107
页数:8
相关论文
共 27 条
  • [1] [Anonymous], IEEE INT SOL STAT CI
  • [2] [Anonymous], INT TECHN ROADM SEM
  • [3] A 16-MB FLASH EEPROM WITH A NEW SELF-DATA-REFRESH SCHEME FOR A SECTOR ERASE OPERATION
    ATSUMI, S
    KURIYAMA, M
    UMEZAWA, A
    BANBA, H
    NARUKE, K
    YAMADA, S
    OHSHIMA, Y
    OSHIKIRI, M
    HIURA, Y
    YAMANE, T
    YOSHIKAWA, K
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (04) : 461 - 469
  • [4] A 2.7V only 8Mbx16 NOR flash memory
    Chen, JC
    Kuo, TH
    Cleveland, LE
    Chung, CK
    Leong, N
    Kim, YK
    Akaogi, T
    Kasa, Y
    [J]. 1996 SYMPOSIUM ON VLSI CIRCUITS - DIGEST OF TECHNICAL PAPERS, 1996, : 172 - 173
  • [5] A 10-B, 20 M-SAMPLE/S, 35-MW PIPELINE A/D CONVERTER
    CHO, TB
    GRAY, PR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) : 166 - 172
  • [6] Choi KH, 1997, 1997 SYMPOSIUM ON VLSI CIRCUITS, P61, DOI 10.1109/VLSIC.1997.623807
  • [7] ON-CHIP HIGH-VOLTAGE GENERATION IN MNOS INTEGRATED-CIRCUITS USING AN IMPROVED VOLTAGE MULTIPLIER TECHNIQUE
    DICKSON, JF
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1976, 11 (03) : 374 - 378
  • [8] Hongchin Lin, 2001, ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems (Cat. No.01CH37196), P504, DOI 10.1109/ISCAS.2001.921903
  • [9] A high voltage Dickson charge pump in SOICMOS
    Hoque, MR
    McNutt, T
    Zhang, J
    Mantooth, A
    Mojarradi, M
    [J]. PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 493 - 496
  • [10] Impact of MOSFET gate oxide breakdown on digital circuit operation and reliability
    Kaczer, B
    Degraeve, R
    Rasras, M
    Van de Mieroop, K
    Roussel, PJ
    Groeseneken, G
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (03) : 500 - 506