Benchmarking of Standard-Cell Based Memories in the Sub-VT Domain in 65-nm CMOS Technology

被引:39
作者
Meinerzhagen, Pascal [1 ]
Sherazi, S. M. Yasser [2 ]
Burg, Andreas [1 ]
Rodrigues, Joachim Neves [2 ]
机构
[1] Ecole Polytech Fed Lausanne, Swiss Fed Inst Technol Lausanne, Inst Elect Engn, CH-1015 Lausanne, Switzerland
[2] Lund Univ, Dept Elect & Informat Technol, S-22100 Lund, Sweden
基金
瑞士国家科学基金会;
关键词
Embedded memory; flip-flop array; latch array; low-power; process parameter variations; reliability; sub-V-T operation; SUBTHRESHOLD SRAM;
D O I
10.1109/JETCAS.2011.2162159
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, standard-cell based memories (SCMs) are proposed as an alternative to full-custom sub-V-T SRAM macros for ultra-low-power systems requiring small memory blocks. The energy per memory access as well as the maximum achievable throughput in the sub-V-T domain of various SCM architectures are evaluated by means of a gate-level sub-characterization model, building on data extracted from fully placed, routed, and back-annotated netlists. The reliable operation at the energy-minimum voltage of the various SCM architectures in a 65-nm CMOS technology considering within-die process parameter variations is demonstrated by means of Monte Carlo circuit simulation. Finally, the energy per memory access, the achievable throughput, and the area of the best SCM architecture are compared to recent sub-V-T SRAM designs.
引用
收藏
页码:173 / 182
页数:10
相关论文
共 23 条
  • [1] Process variation in embedded memories: Failure analysis and variation aware architecture
    Agarwal, A
    Paul, BC
    Mukhopadhyay, S
    Roy, K
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (09) : 1804 - 1814
  • [2] Akgun O., IEEE T BIO IN PRESS
  • [3] Akgun O. C., 2008, J LOW POWER ELECT, V4
  • [4] Static noise margin variation for sub-threshold SRAM in 65-nm CMOS
    Calhoun, Benton H.
    Chandrakasan, Anantha P.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (07) : 1673 - 1679
  • [5] A 256-kb 65-nm sub-threshold SRAM design for ultra-low-voltage operation
    Calhoun, Benton Highsmith
    Chandrakasan, Anantha P.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) : 680 - 688
  • [6] Modeling and sizing for minimum energy operation in subthreshold circuits
    Calhoun, BH
    Wang, A
    Chandrakasan, A
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (09) : 1778 - 1786
  • [7] Device sizing for minimum energy operation in subthreshold circuits
    Calhoun, BH
    Wang, A
    Chandrakasan, A
    [J]. PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 95 - 98
  • [8] A Differential Data-Aware Power-Supplied (D2 AP) 8T SRAM Cell With Expanded Write/Read Stabilities for Lower VDDmin Applications
    Chang, Meng-Fan
    Wu, Jui-Jen
    Chen, Kuang-Ting
    Chen, Yung-Chi
    Chen, Yen-Hui
    Lee, Robin
    Liao, Hung-Jen
    Yamauchi, Hiroyuki
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (06) : 1234 - 1245
  • [9] An ultra-low-power memory with a subthreshold power supply voltage
    Chen, Jinhui
    Clark, Lawrence T.
    Chen, Tai-Hua
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (10) : 2344 - 2353
  • [10] Kim JJ, 2004, IEEE T ELECTRON DEV, V51, P1468, DOI [10.1109/TED.2004.833965, 10.1109/ted.2004.833965]