Self-aligned via and trench for metal contact in III-V semiconductor devices

被引:5
|
作者
Zheng, JF [1 ]
Demir, HV
Sabnis, VA
Fidaner, O
Harris, JS
Miller, DAB
机构
[1] Intel Corp, Santa Clara, CA 95052 USA
[2] Bilkent Univ, Dept Phys, Nanotechnol Res Ctr, TR-06800 Ankara, Turkey
[3] Bilkent Univ, Dept Elect & Elect Engn, TR-06800 Ankara, Turkey
[4] Stanford Univ, Edward L Ginzton Lab, Stanford, CA 94305 USA
来源
关键词
D O I
10.1116/1.2188000
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A semiconductor processing method for the formation of self-aligned via and trench structures in III-V semiconductor devices (in particular, on InP platform) is presented, together with fabrication results. As a template for such self-aligned via and trench formations in a surrounding polymer layer on a semiconductor device, we make use of a sacrificial layer that consists of either a SiO2 dielectric hard mask layer deposited on the device layers or a sacrificial semiconductor layer grown on top of the device epitaxial layers (e.g., InP on an InGaAs etch stop), both laid down on the device layers before patterning the device geometry. During the semiconductor device etching, the sacrificial layer is kept as a part of the patterned structures and is, therefore, perfectly self-aligned. By selectively removing the sacrificial layer surrounded by the polymer that is etched back within the thickness of the sacrificial layer, an opening such as a via and a trench is formed perfectly self-aligned on the device top area in the place of the sacrificial layer. This process yields a pristine semiconductor surface for metal contacts and fully utilizes the contact area available on the device top, no matter how small the device area is. This approach thus provides as low an Ohmic contact resistance as. possible upon filling the via and the trench with metal deposition. The additional use of a thin Si3N4 protecting layer surrounding the device sidewalls improves the robustness of the process without any undesired impact on the device electrical passivation (or on the optical mode characteristics if the device also includes a waveguide). This method offers metal contacts scalable to the device size, being limited only by the feasible device size itself. This method is also applicable to the fabrication of other III-V based integrated devices. (c) 2006 American Vacuum Society.
引用
收藏
页码:1117 / 1122
页数:6
相关论文
共 50 条
  • [31] Research on III-V compound semiconductor based optoelectronic devices
    Luo, Y
    Sun, C
    Hao, Z
    Han, Y
    Xiong, B
    Guo, W
    Wu, T
    PROCEEDINGS OF THE SIXTH CHINESE OPTOELECTRONICS SYMPOSIUM, 2003, : 11 - 14
  • [32] Novel planarization and passivation in the integration of III-V semiconductor devices
    Zheng, JF
    Hanberg, J
    Demir, HV
    Sabnis, VA
    Fidaner, O
    Harris, JS
    Miller, DAB
    OPTOELECTRONIC INTEGRATED CIRCUITS VI, 2004, 5356 : 81 - 91
  • [33] Self-Aligned Organic Metal–Semiconductor Field-Effect Transistor
    Yi-Chen Lo
    Xing Cheng
    Journal of Electronic Materials, 2023, 52 : 1323 - 1330
  • [34] Self-aligned epitaxial metal-semiconductor hybrid nanostructures for plasmonics
    Urbanczyk, Adam
    van Otten, Frank W. M.
    Notzel, Richard
    APPLIED PHYSICS LETTERS, 2011, 98 (24)
  • [35] CHANNELING STUDIES OF III-V/III-V AND IV/III-V SEMICONDUCTOR MODULATED STRUCTURES
    CHANG, CA
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1983, 1 (02): : 346 - 351
  • [36] A Self-aligned Process for Simultaneous Fabrication of Short Channel and Spacer in Semiconductor Devices
    Park, Jong Kyung
    Hong, Seul Ki
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2024, 24 (03) : 179 - 183
  • [37] NEW SELF-ALIGNED CONTACT TECHNOLOGY
    TANIGAKI, Y
    IWAMATSU, S
    HIROBE, K
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1978, 125 (03) : 471 - 472
  • [38] Self-aligned ormosil waveguide devices
    Li, KWK
    Salley, EJ
    Melman, P
    Tabasky, MJ
    Zhao, J
    Li, CY
    ORGANIC-INORGANIC HYBRID MATERIALS FOR PHOTONICS, 1998, 3469 : 58 - 64
  • [39] BIPOLAR-COMPLEMENTARY-METAL-OXIDE-SEMICONDUCTOR (BICMOS) TECHNOLOGY WITH POLYSILICON SELF-ALIGNED BIPOLAR-DEVICES
    KWANG, SK
    KEE, SN
    CHUL, A
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1991, 30 (10): : 2459 - 2465
  • [40] STI trench recess feed forward control for self-aligned contact processes to reduce PMOS contact leakage
    Gurcan, B
    Thibeault, T
    Maines, H
    Swan, K
    Moores, L
    2002 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP: ADVANCING THE SCIENCE OF SEMICONDUCTOR MANUFACTURING EXCELLENCE, 2002, : 199 - 201