Self-aligned via and trench for metal contact in III-V semiconductor devices

被引:5
|
作者
Zheng, JF [1 ]
Demir, HV
Sabnis, VA
Fidaner, O
Harris, JS
Miller, DAB
机构
[1] Intel Corp, Santa Clara, CA 95052 USA
[2] Bilkent Univ, Dept Phys, Nanotechnol Res Ctr, TR-06800 Ankara, Turkey
[3] Bilkent Univ, Dept Elect & Elect Engn, TR-06800 Ankara, Turkey
[4] Stanford Univ, Edward L Ginzton Lab, Stanford, CA 94305 USA
来源
关键词
D O I
10.1116/1.2188000
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A semiconductor processing method for the formation of self-aligned via and trench structures in III-V semiconductor devices (in particular, on InP platform) is presented, together with fabrication results. As a template for such self-aligned via and trench formations in a surrounding polymer layer on a semiconductor device, we make use of a sacrificial layer that consists of either a SiO2 dielectric hard mask layer deposited on the device layers or a sacrificial semiconductor layer grown on top of the device epitaxial layers (e.g., InP on an InGaAs etch stop), both laid down on the device layers before patterning the device geometry. During the semiconductor device etching, the sacrificial layer is kept as a part of the patterned structures and is, therefore, perfectly self-aligned. By selectively removing the sacrificial layer surrounded by the polymer that is etched back within the thickness of the sacrificial layer, an opening such as a via and a trench is formed perfectly self-aligned on the device top area in the place of the sacrificial layer. This process yields a pristine semiconductor surface for metal contacts and fully utilizes the contact area available on the device top, no matter how small the device area is. This approach thus provides as low an Ohmic contact resistance as. possible upon filling the via and the trench with metal deposition. The additional use of a thin Si3N4 protecting layer surrounding the device sidewalls improves the robustness of the process without any undesired impact on the device electrical passivation (or on the optical mode characteristics if the device also includes a waveguide). This method offers metal contacts scalable to the device size, being limited only by the feasible device size itself. This method is also applicable to the fabrication of other III-V based integrated devices. (c) 2006 American Vacuum Society.
引用
收藏
页码:1117 / 1122
页数:6
相关论文
共 50 条
  • [21] ANNEALING FURNACE FOR III-V SEMICONDUCTOR-DEVICES
    OCONNOR, JM
    HIER, HS
    KETCHUM, RM
    REVIEW OF SCIENTIFIC INSTRUMENTS, 1986, 57 (02): : 206 - 208
  • [22] Self-aligning planarization and passivation for integration applications in III-V semiconductor devices
    Demir, HV
    Zheng, JF
    Sabnis, VA
    Fidaner, O
    Hanberg, J
    Harris, JS
    Miller, DAB
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2005, 18 (01) : 182 - 189
  • [23] Bipolar-complementary-metal-oxide-semiconductor (BiCMOS) technology with polysilicon self-aligned bipolar devices
    Kim, Kwang Soo
    Nam, Kee Soo
    An, Chul
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 1991, 30 (10): : 2459 - 2465
  • [24] III-V METAL-OXIDE-SEMICONDUCTOR TECHNOLOGY
    Passlack, Matthias
    2008 IEEE 20TH INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE AND RELATED MATERIALS (IPRM), 2008, : 59 - 59
  • [25] Improving characteristics of Si-based trench-electrode metal-semiconductor-metal photodetectors using self-aligned process
    Lin, CS
    Yeh, RH
    Liao, CH
    Hong, JW
    IEE PROCEEDINGS-OPTOELECTRONICS, 2001, 148 (04): : 195 - 198
  • [26] III-V semiconductor based MOEMS devices for optical telecommunications
    Garrigues, M
    Leclercq, JL
    Viktorovitch, P
    MICROELECTRONIC ENGINEERING, 2002, 61-2 : 933 - 945
  • [27] Efficient terahertz devices based on III-V semiconductor photoconductors
    Kostakis, Ioannis
    Saeedkia, Daryoosh
    Missous, Mohamed
    IET OPTOELECTRONICS, 2014, 8 (02) : 33 - 39
  • [28] Epitaxy of III-V semiconductor nanowires towards optoelectronic devices
    Gao, Q.
    Joyce, H. J.
    Paiman, S.
    Tan, H. H.
    Kim, Y.
    Smith, L. M.
    Jackson, H. E.
    Yarrison-Rice, J. M.
    Zhang, X.
    Zou, J.
    Jagadish, C.
    2009 14TH OPTOELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC 2009), 2009, : 676 - +
  • [29] III-V semiconductor based MOEMS devices for optical Telecommunications
    Garrigues, M
    Leclercq, JL
    Viktorovitch, P
    DEVICE AND PROCESS TECHNOLOGIES FOR MEMS AND MICROELECTRONICS II, 2001, 4592 : 64 - 75
  • [30] III-V SEMICONDUCTOR GROWTH TECHNIQUES FOR PHOTONIC DEVICES.
    Stanley, Colin R.
    Meddelande - Svenska Tekniska Vetenskapsakademien i Finland, 1986, (42): : 81 - 114