Self-aligned via and trench for metal contact in III-V semiconductor devices

被引:5
|
作者
Zheng, JF [1 ]
Demir, HV
Sabnis, VA
Fidaner, O
Harris, JS
Miller, DAB
机构
[1] Intel Corp, Santa Clara, CA 95052 USA
[2] Bilkent Univ, Dept Phys, Nanotechnol Res Ctr, TR-06800 Ankara, Turkey
[3] Bilkent Univ, Dept Elect & Elect Engn, TR-06800 Ankara, Turkey
[4] Stanford Univ, Edward L Ginzton Lab, Stanford, CA 94305 USA
来源
关键词
D O I
10.1116/1.2188000
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A semiconductor processing method for the formation of self-aligned via and trench structures in III-V semiconductor devices (in particular, on InP platform) is presented, together with fabrication results. As a template for such self-aligned via and trench formations in a surrounding polymer layer on a semiconductor device, we make use of a sacrificial layer that consists of either a SiO2 dielectric hard mask layer deposited on the device layers or a sacrificial semiconductor layer grown on top of the device epitaxial layers (e.g., InP on an InGaAs etch stop), both laid down on the device layers before patterning the device geometry. During the semiconductor device etching, the sacrificial layer is kept as a part of the patterned structures and is, therefore, perfectly self-aligned. By selectively removing the sacrificial layer surrounded by the polymer that is etched back within the thickness of the sacrificial layer, an opening such as a via and a trench is formed perfectly self-aligned on the device top area in the place of the sacrificial layer. This process yields a pristine semiconductor surface for metal contacts and fully utilizes the contact area available on the device top, no matter how small the device area is. This approach thus provides as low an Ohmic contact resistance as. possible upon filling the via and the trench with metal deposition. The additional use of a thin Si3N4 protecting layer surrounding the device sidewalls improves the robustness of the process without any undesired impact on the device electrical passivation (or on the optical mode characteristics if the device also includes a waveguide). This method offers metal contacts scalable to the device size, being limited only by the feasible device size itself. This method is also applicable to the fabrication of other III-V based integrated devices. (c) 2006 American Vacuum Society.
引用
收藏
页码:1117 / 1122
页数:6
相关论文
共 50 条
  • [1] III-V MOSFETs with a New Self-Aligned Contact
    Zhang, Xingui
    Guo, Huaxin
    Ko, Chih-Hsin
    Wann, Clement H.
    Cheng, Chao-Ching
    Lin, Hau-Yu
    Chin, Hock-Chun
    Gong, Xiao
    Lim, Phyllis Shi Ya
    Luo, Guang-Li
    Chang, Chun-Yen
    Chien, Chao-Hsin
    Han, Zong-You
    Huang, Shih-Chiang
    Yeo, Yee-Chia
    2010 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2010, : 233 - +
  • [2] Self-aligned contact metallization technology for III-V metal-oxide-semiconductor field effect transistors
    Zhang, Xingui
    Guo, Huaxin
    Lin, Hau-Yu
    Cheng, Chao-Ching
    Ko, Chih-Hsin
    Wann, Clement H.
    Luo, Guang-Li
    Chang, Chun-Yen
    Chien, Chao-Hsin
    Han, Zong-You
    Huang, Shih-Chiang
    Chin, Hock-Chun
    Gong, Xiao
    Koh, Shao-Ming
    Lim, Phyllis Shi Ya
    Yeo, Yee-Chia
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2011, 29 (03):
  • [3] New self-aligned processes for III-V electronic high speed devices
    Etrillard, J
    Besombes, C
    Bricard, L
    Duchenois, AM
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1999, 17 (04): : 1510 - 1515
  • [4] Self-Aligned NiGeSi Contacts on Gallium Arsenide for III-V MOSFETs
    Zhang, Xingui
    Guo, Huaxin
    Chin, Hock-Chun
    Gong, Xiao
    Lim, Phyllis Shi Ya
    Yeo, Yee-Chia
    SIGE, GE, AND RELATED COMPOUNDS 4: MATERIALS, PROCESSING, AND DEVICES, 2010, 33 (06): : 1021 - 1028
  • [5] III-V MOSFETs: Surface Passivation, Source/Drain and Channel Strain Engineering, Self-Aligned Contact Metallization
    Yeo, Yee-Chia
    Chin, Hock-Chun
    Gong, Xiao
    Guo, Huaxin
    Zhang, Xingui
    DIELECTRICS IN NANOSYSTEMS -AND- GRAPHENE, GE/III-V, NANOWIRES AND EMERGING MATERIALS FOR POST-CMOS APPLICATIONS 3, 2011, 35 (03): : 351 - 361
  • [6] Self-Aligned, Extremely High Frequency III-V Metal-Oxide-Semiconductor Field-Effect Transistors on Rigid and Flexible Substrates
    Wang, Chuan
    Chien, Jun-Chau
    Fang, Hui
    Takei, Kuniharu
    Nah, Junghyo
    Plis, E.
    Krishna, Sanjay
    Niknejad, Ali M.
    Javey, Ali
    NANO LETTERS, 2012, 12 (08) : 4140 - 4145
  • [7] Piezoelectric III-V semiconductor devices
    MunozMerino, E
    WOFE '97 - 1997 ADVANCED WORKSHOP ON FRONTIERS IN ELECTRONICS, PROCEEDINGS, 1996, : 51 - 55
  • [8] Self-Aligned III-V MOSFETs: Towards A CMOS Compatible and Manufacturable Technology Solution
    Sun, Y.
    Majumdar, A.
    Cheng, C. -W.
    Kim, Y. -H.
    Rana, U.
    Martin, R. M.
    Bruce, R. L.
    Shiu, K. -T.
    Zhu, Y.
    Farmer, D.
    Hopstaken, M.
    Joseph, E. A.
    de Souza, J. P.
    Frank, M. M.
    Cheng, S. -L.
    Kobayashi, M.
    Duch, E. A.
    Sadana, D. K.
    Park, D. -G.
    Leobandung, E.
    2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,
  • [9] A trench lateral power MOSFET using self-aligned trench bottom contact holes
    Fujishima, N
    Salama, CAT
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 359 - 362
  • [10] SELF-ALIGNED, METAL-MASKED DRY ETCH PROCESSING OF III-V-ELECTRONIC AND PHOTONIC DEVICES
    PEARTON, SJ
    KATZ, A
    FEINGOLD, A
    REN, F
    FULLOWAN, TR
    LOTHIAN, JR
    ABERNATHY, CR
    MATERIALS SCIENCE AND ENGINEERING B-SOLID STATE MATERIALS FOR ADVANCED TECHNOLOGY, 1992, 15 (01): : 82 - 91