A noise-shaping SAR ADC for energy limited applications in 90 nm CMOS technology

被引:11
作者
Inanlou, Reza [1 ]
Shahghasemi, Mohsen [1 ]
Yavari, Mohammad [1 ]
机构
[1] Amirkabir Univ Technol, Tehran Polytech, Dept Elect Engn, Integrated Circuits Design Lab, Tehran, Iran
关键词
Successive approximation register; Analog-to-digital converters; Noise-shaping; Rail-to-rail comparator;
D O I
10.1007/s10470-013-0147-2
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, an ultra-low-power successive approximation register analog-to-digital converter (ADC) for energy limited applications is presented. The ADC resolution is enhanced by using a noise-shaping technique which does not need any integrator and only uses a finite impulse response (FIR) filter. To provide a first-order noise-shaping, the quantization error is firstly extracted by using the digital-to-analog converter (DAC) dummy capacitor and it is then employed in the error feedback scheme. The proposed structure employs a low-gain and low-swing operational transconductance amplifier (OTA) to realize the FIR filter which operates only at the sampling phase. To minimize the power consumption of the ADC analog part, the OTA is powered off during the conversion phase. The proposed ADC is designed and simulated in a 90 nm CMOS technology using Spectre with a 0.5 V single power supply. The simulated ADC uses a fully-differential 8-bit charge redistribution DAC with an oversampling ratio of 8 and achieves 10.7-bit accuracy. The simulated average power consumption is 4.53 mu W and the achieved maximum SNDR and SFDR are 66.1 and 73.1 dB, respectively, resulting in a figure of merit of 27.6 fJ/conversion-step.
引用
收藏
页码:257 / 269
页数:13
相关论文
共 32 条
[1]   An ultra-low power successive approximation A/D converter with time-domain comparator [J].
Agnes, Andrea ;
Bonizzoni, Edoardo ;
Malcovati, Piero ;
Maloberti, Franco .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 64 (02) :183-190
[2]  
Do AT, 2012, IEEE INT NEW CIRC, P525, DOI 10.1109/NEWCAS.2012.6329072
[3]  
[Anonymous], IEEJ T ELECT ELECT E
[4]   A sub-1 Volt 10-bit supply boosted SAR ADC design in standard CMOS [J].
Ay, Suat U. .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (02) :213-221
[5]  
Baker R.J., 2019, CMOS: Circuit Design, Layout, and Simulation
[6]   Theoretical and practical minimum of the power consumption of 3 ADCs in SC technique [J].
Bechen, B. ;
Boom, T. V. D. ;
Weiler, D. ;
Hosticka, B. J. .
2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, :444-447
[7]   A 550-μW 10-b 40-MS/s SAR ADC With Multistep Addition-Only Digital Error Correction [J].
Cho, Sang-Hyun ;
Lee, Chang-Kyo ;
Kwon, Jong-Kee ;
Ryu, Seung-Tak .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (08) :1881-1892
[8]   A 12-bit self-calibrating SAR ADC achieving a Nyquist 90.4-dB SFDR [J].
Fan, Hua ;
Han, Xue ;
Wei, Qi ;
Yang, Huazhong .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 74 (01) :239-254
[9]   A 90-MS/s 11-MHz-Bandwidth 62-dB SNDR Noise-Shaping SAR ADC [J].
Fredenburg, Jeffrey A. ;
Flynn, Michael P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (12) :2898-2904
[10]  
Haaheim B, 2012, IEEE INT SYMP CIRC S