A novel current-mode very low power analog CMOS four quadrant multiplier

被引:44
|
作者
Gravati, M [1 ]
Valle, M [1 ]
Ferri, G [1 ]
Guerrini, N [1 ]
Reyes, L [1 ]
机构
[1] Univ Genoa, DIBE, I-116145 Genoa, Italy
来源
ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE | 2005年
关键词
D O I
10.1109/ESSCIR.2005.1541668
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel current mode CMOS four-quadrant analog multiplier circuit is presented. The multiplication is implemented by four translinear loops with MOS transistors operating in weak inversion. Information carrying signals are differential balanced currents. The multiplier circuit has been implemented in a test chip in a standard 0.35 mu m CMOS technology. The experimental measurements (dc bias current of 250 nA and a power supply of 2.0 V) show a bandwidth of 200 kHz and a THD figure value lower than 0.9 %. The multiplier features a wide signal dynamic range and linearity, low power consumption (the maximum power consumption is of 5.5(.)10(-6) W) and very low area (18.7 10(-3) mm(2)). The multiplier is suitable for a wide range of analog signal processing applications. Due to the low power and silicon area consumption, scalability and modularity can be also easily integrated in massive parallel systems.
引用
收藏
页码:495 / 498
页数:4
相关论文
共 50 条
  • [1] A novel current-mode micropower four quadrant CMOS analog multiplier/divider
    Mahmoudi, A.
    Khoei, A.
    Hadidi, K. H.
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 321 - 324
  • [2] A novel current-mode four-quadrant CMOS analog multiplier/divider
    Alikhani, Amir
    Ahmadi, Arash
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2012, 66 (07) : 581 - 586
  • [3] High speed, low power four-quadrant CMOS current-mode multiplier
    Naderi, A.
    Khoei, A.
    Hadidi, Kh.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 1308 - 1311
  • [4] Low-Voltage low-Power Four-Quadrant Analog Multiplier In Current-Mode
    Aloui, Imen
    Hassen, Nejib
    Besbes, Kamel
    2017 18TH INTERNATIONAL CONFERENCE ON SCIENCES AND TECHNIQUES OF AUTOMATIC CONTROL AND COMPUTER ENGINEERING (STA), 2017, : 163 - 167
  • [5] A novel current-mode low-power adjustable wide input range four-quadrant analog multiplier
    Mowlavi, Siavash
    Baharmast, Aram
    Sobhi, Jafar
    Koozehkanani, Ziadden Daei
    INTEGRATION-THE VLSI JOURNAL, 2018, 63 : 130 - 137
  • [6] A new high speed and low power four-quadrant CMOS analog multiplier in current mode
    Naderi, Ali
    Khoei, Abdollah
    Hadidi, Khayrollah
    Ghasemzadeh, Hadi
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2009, 63 (09) : 769 - 775
  • [7] High Performance Current-Mode Four Quadrant Analog Multiplier Circuit
    Agrawal, Deepak
    Maheshwari, Sudhanshu
    2022 5TH INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2022,
  • [8] CMOS Current-mode Analog Multiplier
    Renge, Awantika
    Tijare, Ankita
    Dakhole, Pravin
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 823 - 826
  • [9] Four-quadrant CMOS current-mode multiplier independent of device parameters
    Tanno, K
    Ishizuka, O
    Tang, Z
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (05): : 473 - 477
  • [10] A New Highly Accurate CMOS Current-Mode Four-Quadrant Multiplier
    Al-Absi, Munir A.
    As-Sabban, Ibrahim A.
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2015, 40 (02) : 551 - 558