A novel current-mode very low power analog CMOS four quadrant multiplier

被引:45
作者
Gravati, M [1 ]
Valle, M [1 ]
Ferri, G [1 ]
Guerrini, N [1 ]
Reyes, L [1 ]
机构
[1] Univ Genoa, DIBE, I-116145 Genoa, Italy
来源
ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE | 2005年
关键词
D O I
10.1109/ESSCIR.2005.1541668
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel current mode CMOS four-quadrant analog multiplier circuit is presented. The multiplication is implemented by four translinear loops with MOS transistors operating in weak inversion. Information carrying signals are differential balanced currents. The multiplier circuit has been implemented in a test chip in a standard 0.35 mu m CMOS technology. The experimental measurements (dc bias current of 250 nA and a power supply of 2.0 V) show a bandwidth of 200 kHz and a THD figure value lower than 0.9 %. The multiplier features a wide signal dynamic range and linearity, low power consumption (the maximum power consumption is of 5.5(.)10(-6) W) and very low area (18.7 10(-3) mm(2)). The multiplier is suitable for a wide range of analog signal processing applications. Due to the low power and silicon area consumption, scalability and modularity can be also easily integrated in massive parallel systems.
引用
收藏
页码:495 / 498
页数:4
相关论文
共 7 条
[1]   Translinear circuits in subthreshold MOS [J].
Andreou, AG ;
Boahen, KA .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1996, 9 (02) :141-166
[2]  
[Anonymous], 1996, MIXED ANALOG DIGITAL
[3]  
DIOTALEVI F, 2001, ECCTD 01 HELS FINL 2, P156
[4]  
GRAVATI M, 2005, UNPUB ECCTD05 CORK I
[5]  
LINARESBARRANCO B, 2003, IEEE J SOLID STATE C, V38
[6]   Current-mode multiplier/divider circuits based on the MOS translinear principle [J].
López-Martín, AJ ;
Carlosena, A .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 28 (03) :265-278
[7]  
RAZAVI B, 2001, DESIGN ANALOG INTEGR