Logic-level fast current simulation for digital CMOS circuits

被引:0
|
作者
de Clavijo, PR [1 ]
Juan-Chico, J
Díaz, MJB
Millán-Calderón, A
Martos, DG
Ostúa, E
Viejo, J
机构
[1] Ctr Nacl Microelect, Inst Microelect Sevilla, Av Reina Mercedes,S-N Edificio CICA, Seville 41012, Spain
[2] Univ Seville, Dept Tecnol Elect, E-41012 Seville, Spain
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nowadays, verification of digital integrated circuit has been focused more and more from the timing and area field to current and power estimations. The main problem with this kind of verification is on the lack of precision of current estimations when working at higher levels (logic, RT, architectural levels). To solve this problem it is not only necessary to use good current models for switching activity but, also, it is necessary to calculate this switching activity with high accuracy. In this paper we present an alternative to estimate current consumption using logic-level simulation. To do that, we use a simple but accurate enough current model to calculate the current consumption for each signal transition, and a delay model that obtains high accuracy when it is used to measure the switching activity (the Degradation Delay Model -DDM-). In the paper we present the current model for CMOS inverter, the characterization process and the model implementation in the logic simulator HALOTIS that includes the DDM. Results show a high accuracy in the estimation of current curves when compared to HSPICE, and a potentially large improvement over conventional approaches.
引用
收藏
页码:425 / +
页数:3
相关论文
共 50 条
  • [31] SWITCHING LARGE AC LOADS WITH LOGIC-LEVEL SIGNALS
    BELL, LS
    STITT, RM
    ELECTRONICS, 1973, 46 (05): : 86 - 86
  • [32] Fast power loss calculation for digital static CMOS circuits
    Gavrilov, S
    Glebov, A
    Rusakov, S
    Blaauw, D
    Jones, L
    Vijayan, G
    EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 411 - 415
  • [33] METHODS FOR LOGIC SIMULATION AND DELAY MODELING IN DIGITAL CIRCUITS
    ANTREICH, KJ
    KRODEL, HT
    AEU-ARCHIV FUR ELEKTRONIK UND UBERTRAGUNGSTECHNIK-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 1990, 44 (02): : 104 - 113
  • [34] Synthesis of Multiple Valued Logic Digital Circuits using CMOS Gates
    Sooriamala, A. P.
    Poovannan, E.
    2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN ELECTRICAL, ELECTRONICS, INSTRUMENTATION AND MEDIA TECHNOLOGY (ICIEEIMT), 2017, : 383 - 388
  • [35] Implementation of Fuzzy Logic Operators as Digital Asynchronous Circuits in CMOS Technology
    Talaska, Tomasz
    2017 IEEE 30TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (MIEL), 2017, : 97 - 100
  • [36] DYNAMIC LOGIC CMOS CIRCUITS
    FRIEDMAN, V
    LIU, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (02) : 263 - 266
  • [37] An analysis of current waveforms in CMOS logic cells for RF mixed circuits
    Trucco, G
    Boselli, G
    Liberali, V
    2004 24TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, VOLS 1 AND 2, 2004, : 563 - 566
  • [38] Digital CMOS Circuits
    Emilio, Maurizio Di Paolo
    ELECTRONICS WORLD, 2014, 120 (1937): : 38 - 39
  • [39] QUIESCENT CURRENT SENSOR CIRCUITS IN DIGITAL VLSI CMOS TESTING
    RUBIO, A
    FIGUERAS, J
    SEGURA, J
    ELECTRONICS LETTERS, 1990, 26 (15) : 1204 - 1206
  • [40] FAULT MODELING AND LOGIC SIMULATION OF CMOS AND MOS INTEGRATED-CIRCUITS
    WADSACK, RL
    BELL SYSTEM TECHNICAL JOURNAL, 1978, 57 (05): : 1449 - 1474