A High-Speed Low-Complexity Modified Radix-25 FFT Processor for High Rate WPAN Applications

被引:46
作者
Cho, Taesang [1 ]
Lee, Hanho [1 ]
机构
[1] Inha Univ, Dept Informat & Commun Engn, Inchon 402751, South Korea
关键词
Fast Fourier transform (FFT); modified radix-2(5); orthogonal frequency-division multiplexing (OFDM); wireless personal area network (WPAN); FFT/IFFT PROCESSOR;
D O I
10.1109/TVLSI.2011.2182068
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high-speed low-complexity modified radix - 2(5) 512-point fast Fourier transform (FFT) processor using an eight data-path pipelined approach for high rate wireless personal area network applications. A novel modified radix - 2(5) FFT algorithm that reduces the hardware complexity is proposed. This method can reduce the number of complex multiplications and the size of the twiddle factor memory. It also uses a complex constant multiplier instead of a complex Booth multiplier. The proposed FFT processor achieves a signal-to-quantization noise ratio of 35 dB at 12 bit internal word length. The proposed processor has been designed and implemented using 90-nm CMOS technology with a supply voltage of 1.2 V. The results demonstrate that the total gate count of the proposed FFT processor is 290 K. Furthermore, the highest throughput rate is up to 2.5 GS/s at 310 MHz while requiring much less hardware complexity.
引用
收藏
页码:187 / 191
页数:5
相关论文
共 10 条
[1]   An indexed-scaling pipelined FFT processor for OFDM-based WPAN applications [J].
Chen, Yuan ;
Tsao, Yu-Chi ;
Lin, Yu-Wei ;
Lin, Chin-Hung ;
Lee, Chen-Yi .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (02) :146-150
[2]   Design of low-error fixed-width modified booth multiplier [J].
Cho, KJ ;
Lee, KC ;
Chung, JG ;
Parhi, KK .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) :522-531
[3]  
Cho T, 2011, IEEE INT SYMP CIRC S, P1259
[4]   Radix rk FFTs: Matricial Representation and SDC/SDF Pipeline Implementation [J].
Cortes, Ainhoa ;
Velez, Igone ;
Sevillano, Juan F. .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2009, 57 (07) :2824-2839
[5]   Subexpression sharing in filters using canonic signed digit multipliers [J].
Hartley, RI .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (10) :677-688
[6]   A high-speed two-parallel radix-24 FFT/IFFT processor for MB-OFDM UWB systems [J].
Lee, Jeesung ;
Lee, Hanho .
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (04) :1206-1211
[7]   A 1-GS/s FFT/IFFT processor for UWB applications [J].
Lin, YW ;
Liu, HY ;
Lee, CY .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (08) :1726-1735
[8]  
Shen-Jui Huang, 2010, 2010 International Conference on Green Circuits and Systems (ICGCS 2010), P9, DOI 10.1109/ICGCS.2010.5543105
[9]   A high-speed four-parallel radix-24 FFT/IFFT processor for UWB applications [J].
Shin, Minhyeok ;
Lee, Hanho .
PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, :960-963
[10]   A 2.4-GS/s FFT Processor for OFDM-Based WPAN Applications [J].
Tang, Song-Nien ;
Tsai, Jui-Wei ;
Chang, Tsin-Yuan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (06) :451-455