Via-Switch FPGA: 65-nm CMOS Implementation and Evaluation

被引:4
作者
Bai, Xu [1 ]
Banno, Naoki [1 ]
Miyamura, Makoto [1 ]
Nebashi, Ryusuke [1 ]
Okamoto, Koichiro [1 ]
Numata, Hideaki [1 ]
Iguchi, Noriyuki [1 ]
Hashimoto, Masanori [2 ]
Sugibayashi, Tadahiko [1 ]
Sakamoto, Toshitsugu [1 ]
Tada, Munehiro [1 ]
机构
[1] NanoBridge Semicond Inc, Tsukuba, Ibaraki 3050047, Japan
[2] Kyoto Univ, Grad Sch Informat, Kyoto 6068501, Japan
基金
日本科学技术振兴机构;
关键词
Switches; Transistors; Routing; Switching circuits; Programming; Field programmable gate arrays; Varistors; Atom switch (AS); cross-point; field programmable gate array (FPGA); nonvolatile (NV); programmable logic; resistive random access memory (RRAM); via-switch (VS); LOW-POWER; ARCHITECTURE; RELIABILITY; MEMORY; LOGIC;
D O I
10.1109/JSSC.2021.3117260
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Offering a combination of low latency, high energy-efficiency, and flexibility, field-programmable gate arrays (FPGAs) suit applications ranging from Internet of Things (IoT) computing to artificial intelligence (AI). The conventional static random access memory (SRAM) FPGAs face severe challenges including large standby power and low logic density due to utilization of SRAM cell and MOS switch for signal routing. In response, researchers have introduced emerging non-volatile (NV) memory technologies to solve standby power issues. However, access transistors used for NV memory cell configuration still consume a large silicon area. In this article, we introduce an NV via-switch (VS) FPGA featuring fully back-end-of-line (BEOL) signal routing and front-end-of-line (FEOL) logic computing for high logic density. The VS fabricated in BEOL is constructed by two Cu atom switches (ASs) for signal routing and two a-Si/SiN/a-Si varistors for AS configuration. We demonstrate the first implementation of the VS-FPGA at 65-nm node and evaluate its performance by various basic applications. 2.6x logic density, 1.5x energy efficiency, and 1.4x operation speed are achieved in comparison with a previous complementary AS (CAS) FPGA in which one access transistor is necessary for each CAS configuration.
引用
收藏
页码:2250 / 2262
页数:13
相关论文
共 54 条
[21]   FPGA Architecture: Survey and Challenges [J].
Kuon, Ian ;
Tessier, Russell ;
Rose, Jonathan .
FOUNDATIONS AND TRENDS IN ELECTRONIC DESIGN AUTOMATION, 2007, 2 (02) :135-253
[22]   Directional and single-driver wires in FPGA interconnect [J].
Lemieux, G ;
Lee, E ;
Tom, M ;
Yu, A .
2004 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2004, :41-48
[23]  
Luo Qing, 2015, Extremely Low Off-current (pA) and High Endurance
[24]   VPR 5.0: FPGA CAD and Architecture Exploration Tools with Single-Driver Routing, Heterogeneity and Process Scaling [J].
Luu, Jason ;
Kuon, Ian ;
Jamieson, Peter ;
Campbell, Ted ;
Ye, Andy ;
Fang, Wei Mark ;
Kent, Kenneth ;
Rose, Jonathan .
ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2011, 4 (04)
[25]  
Ma SH, 2019, MIDWEST SYMP CIRCUIT, P247, DOI [10.1109/MWSCAS.2019.8885346, 10.1109/mwscas.2019.8885346]
[26]  
Miyamura M, 2015, INT SYM QUAL ELECT, P330
[27]  
Miyamura M, 2012, 2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM)
[28]  
Miyamura M., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P228, DOI 10.1109/ISSCC.2011.5746296
[29]   NanoBridge-Based FPGA in High-Temperature Environments [J].
Miyamura, Makoto ;
Sakamoto, Toshitsugu ;
Bai, Xu ;
Tsuji, Yukihide ;
Morioka, Ayuka ;
Nebashi, Ryusuke ;
Tada, Munehiro ;
Banno, Naoki ;
Okamoto, Koichiro ;
Iguchi, Noriyuki ;
Hada, Hiromitsu ;
Sugibayashi, Tadahiko ;
Nagamatsu, Yuya ;
Ookubo, Soichi ;
Shirai, Takuma ;
Sugai, Fumihito ;
Inaba, Masayuki .
IEEE MICRO, 2017, 37 (05) :32-42
[30]   A 47.14-$\mu\text{W}$ 200-MHz MOS/MTJ-Hybrid Nonvolatile Microcontroller Unit Embedding STT-MRAM and FPGA for IoT Applications [J].
Natsui, Masanori ;
Suzuki, Daisuke ;
Tamakoshi, Akira ;
Watanabe, Toshinari ;
Honjo, Hiroaki ;
Koike, Hiroki ;
Nasuno, Takashi ;
Ma, Yitao ;
Tanigawa, Takaho ;
Noguchi, Yasuo ;
Yasuhira, Mitsuo ;
Sato, Hideo ;
Ikeda, Shoji ;
Ohn, Hideo ;
Endoh, Tetsuo ;
Hanyu, Takahiro .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (11) :2991-3004