High-Voltage 3-D Partial SOI Technology Platform for Power Integrated Circuits

被引:8
|
作者
Antoniou, Marina [1 ]
Udrea, Florin [2 ]
Tee, Elizabeth Kho Ching [3 ]
Hoelke, Alex [4 ]
机构
[1] Univ Warwick, Sch Engn, Coventry CV4 7AL, W Midlands, England
[2] Univ Cambridge, Dept Engn, Cambridge CB2 1PZ, England
[3] X FAB Sarawak Sdn Bhd, Kuching 93350, Malaysia
[4] X FAB Global Serv GmbH, D-99097 Erfurt, Germany
关键词
Silicon-on-insulator; Voltage; Substrates; Electric potential; Silicon; Junctions; Cathodes; MOSFET; partial silicon on insulator (PSOI); power integrated circuits (PICs); reliability; superjunction (SJ);
D O I
10.1109/TED.2022.3166465
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A partial silicon on insulator (PSOI) is a widely recognized technology suitable for high-voltage (HV) architectures for power integrated circuits (PICs). Despite the added process complexity compared with SOI reduced surface field (RESURF), this technology offers a wider range of voltage ratings due to the action of the depletion layer in the handle wafer (HW), reduced parasitic capacitances due to the extra volume of the depletion region in the HW, and better heat conduction due to thinner buried oxide layer. The newly developed platform technology, featuring 3-D designs to fully utilize the PSOI potential, is particularly relevant to the manufacturing of HV integrated circuits (HVICs) where low on-state resistance and reduced self-heating are essential requirements. This work presents a PSOI technology platform with the voltage ratings ranging from 45 to 400 V while providing low on-state resistance, good hot carrier injection stability, as well as electrostatic discharge (ESD) capability of the HV devices. For example, for a 375-V rated laterally diffused MOSFET (LDMOSFET), this technology achieves an on-state resistance of 1435 m omega mm(2), an over 50% improvement compared with the state-of-the-art SOI technologies while maintaining competitive reliability.
引用
收藏
页码:3296 / 3301
页数:6
相关论文
共 50 条
  • [1] Partial SOI as a HV platform technology for Power Integrated Circuits
    Hoelke, Alexander
    Tee, Elizabeth Kho Ching
    Antoniou, Marina
    Udrea, Florin
    PROCEEDINGS OF THE 2020 32ND INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD 2020), 2020, : 435 - 438
  • [2] Thin partial SOI power devices for high voltage integrated circuits
    Udrea, F
    Lim, HT
    Garner, D
    Popescu, A
    Milne, W
    Hemment, PLF
    PERSPECTIVES, SCIENCE AND TECHNOLOGIES FOR NOVEL SILICON ON INSULATOR DEVICES, 2000, 73 : 321 - 327
  • [3] Experiments of A Novel 3-D Charge Balanced Self-Shielding Isolation Technology for High-Voltage Integrated Circuits
    Liu, Teng
    Zhang, Wentong
    Wu, Qiyi
    Gu, Lihui
    He, Nailong
    Zhang, Sen
    Liu, Yuting
    Li, Hongbo
    Wu, Lingying
    Shi YaoCai
    Chong, Shixiong
    Li, Yizhen
    Yao, Yuheng
    Shi, Yongyu
    Qiao, Ming
    Li, Zhaoji
    Zhang, Bo
    2024 36TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND IC S, ISPSD 2024, 2024, : 426 - 429
  • [4] A High-Voltage LDMOS Compatible With High-Voltage Integrated Circuits on p-Type SOI Layer
    Luo, Xiaorong
    Lei, Tianfei
    Wang, Yuangang
    Gao, Huanmei
    Fang, Jian
    Qiao, Ming
    Zhang, Wei
    Deng, Hao
    Zhang, Bo
    Li, Zhaoji
    Xiao, Zhiqiang
    Chen, Zhengcai
    Xu, Jing
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (10) : 1093 - 1095
  • [5] 3-D analytical model of the high-voltage interconnection effect for SOI LDMOS
    Du, Ling
    Guo, Yu-Feng
    Zhang, Jun
    Yao, Jia-Fei
    Liu, Jian-Hua
    Huang, Chen-Yang
    Li, Man
    SUPERLATTICES AND MICROSTRUCTURES, 2021, 160
  • [6] HIGH-VOLTAGE INTEGRATED CIRCUITS
    CAMENZIN.HR
    POLATA, B
    KOCSIS, J
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1969, ED16 (02) : 241 - &
  • [7] Monolithically integrated power circuits in high-voltage GaN-on-Si heterojunction technology
    Reiner, Richard
    Waltereit, Patrick
    Weiss, Beatrix
    Moench, Stefan
    Wespel, Matthias
    Mueller, Stefan
    Quay, Ruediger
    Ambacher, Oliver
    IET POWER ELECTRONICS, 2018, 11 (04) : 681 - 688
  • [8] High-voltage power integrated circuit technology using SOI for driving plasma display panels
    Kim, J
    Roh, TM
    Kim, SG
    Song, QS
    Lee, DW
    Koo, JG
    Cho, KI
    Ma, DS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (06) : 1256 - 1263
  • [9] Clock Distribution Architectures for 3-D SOI Integrated Circuits
    Pavlidis, Vasilis F.
    Savidis, Ioannis
    Friedman, Eby G.
    2008 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2008, : 111 - 112
  • [10] Microwave High-Voltage CBiCJFET Technology for Analog Integrated Circuits
    Drozdov, Dmitry G.
    Prokopenko, Nikolay N.
    Savchenko, Evgeny M.
    Dukanov, Pavel A.
    Grushin, Andrey I.
    Bugakova, Anna V.
    LATIN AMERICAN ELECTRON DEVICES CONFERENCE (LAEDC 2020), 2020,