Is negative capacitance FET a steep-slope logic switch?

被引:139
作者
Cao, Wei [1 ]
Banerjee, Kaustav [1 ]
机构
[1] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
关键词
TRANSISTOR;
D O I
10.1038/s41467-019-13797-9
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Negative Capacitance field-effect-transistor has long been touted as a steep-slope logic switch. Here, the authors present a lucid formulation that reveals the intrinsic limitation of NC-FETs in achieving steep-slope switching characteristics and highlights their more practical role in saving the voltage losses in modern FETs. The negative-capacitance field-effect transistor(NC-FET) has attracted tremendous research efforts. However, the lack of a clear physical picture and design rule for this device has led to numerous invalid fabrications. In this work, we address this issue based on an unexpectedly concise and insightful analytical formulation of the minimum hysteresis-free subthreshold swing (SS), together with several important conclusions. Firstly, well-designed MOSFETs that have low trap density, low doping in the channel, and excellent electrostatic integrity, receive very limited benefit from NC in terms of achieving subthermionic SS. Secondly, quantum-capacitance is the limiting factor for NC-FETs to achieve hysteresis-free subthermionic SS, and FETs that can operate in the quantum-capacitance limit are desired platforms for NC-FET construction. Finally, a practical role of NC in FETs is to save the subthreshold and overdrive voltage losses. Our analysis and findings are intended to steer the NC-FET research in the right direction.
引用
收藏
页数:8
相关论文
共 44 条
[1]  
[Anonymous], 2006, PHYS SEMICONDUCTOR D, DOI DOI 10.1002/0470068329
[2]   Toward Nanowire Electronics [J].
Appenzeller, Joerg ;
Knoch, Joachim ;
Bjoerk, Mikael I. ;
Riel, Heike ;
Schmid, Heinz ;
Riess, Walter .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (11) :2827-2845
[3]  
Auth C., 2012, 2012 IEEE Symposium on VLSI Technology, P131, DOI 10.1109/VLSIT.2012.6242496
[4]   PROPOSAL FOR SURFACE TUNNEL TRANSISTORS [J].
BABA, T .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 1992, 31 (4B) :L455-L457
[5]   Ferroelectricity in hafnium oxide thin films [J].
Boescke, T. S. ;
Mueller, J. ;
Braeuhaus, D. ;
Schroeder, U. ;
Boettger, U. .
APPLIED PHYSICS LETTERS, 2011, 99 (10)
[6]   2D Semiconductor FETs-Projections and Design for Sub-10 nm VLSI [J].
Cao, Wei ;
Kang, Jiahao ;
Sarkar, Deblina ;
Liu, Wei ;
Banerjee, Kaustav .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (11) :3459-3469
[7]   Low-Voltage Steep Turn-On pMOSFET Using Ferroelectric High-κ Gate Dielectric [J].
Cheng, Chun Hu ;
Chin, Albert .
IEEE ELECTRON DEVICE LETTERS, 2014, 35 (02) :274-276
[8]  
Duarte J.P., 2016, Electron Devices Meeting (IEDM), 2016 IEEE International, P754, DOI DOI 10.1109/IEDM.2016.7838514
[9]   Germanane: a Low Effective Mass and High Bandgap 2-D Channel Material for Future FETs [J].
Ghosh, Ram Krishna ;
Brahma, Madhuchhanda ;
Mahapatra, Santanu .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (07) :2309-2315
[10]   Impact ionization MOS (I-MOS) - Part I: Device and circuit simulations [J].
Gopalakrishnan, K ;
Griffin, PB ;
Plummer, JD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (01) :69-76