Ternary logic decoder using independently controlled double-gate Si-NW MOSFETs (vol 11, 13018, 2021)

被引:0
|
作者
Han, Seong-Joo
Han, Joon-Kyu
Kim, Myung-Su
Yun, Gyeong-Jun
Yu, Ji-Man
Tcho, Il-Woong
Seo, Myungsoo
Lee, Geon-Beom
Choi, Yang-Kyu
机构
[1] School of Electrical Engineering, Korea Advanced Institute of Science and Technology (KAIST), 291 Daehak-ro, Yuseong-gu, Daejeon
基金
新加坡国家研究基金会;
关键词
D O I
10.1038/s41598-021-96555-6
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
A ternary logic decoder (TLD) is demonstrated with independently controlled double-gate (ICDG) silicon-nanowire (Si-NW) MOSFETs to confirm a feasibility of mixed radix system (MRS). The TLD is essential component for realization of the MRS. The ICDG Si-NW MOSFET resolves the limitations of the conventional multi-threshold voltage (multi-Vth) schemes required for the TLD. The ICDG Si-NW MOSFETs were fabricated and characterized. Afterwards, their electrical characteristics were modeled and fitted semi-empirically with the aid of SILVACO ATLAS TCAD simulator. The circuit performance and power consumption of the TLD were analyzed using ATLAS mixed-mode TCAD simulations. The TLD showed a power-delay product of 35 aJ for a gate length (LG) of 500 nm and that of 0.16 aJ for LG of 14 nm. Thanks to its inherent CMOS-compatibility and scalability, the TLD based on the ICDG Si-NW MOSFETs would be a promising candidate for a MRS using ternary and binary logic. © 2021, The Author(s).
引用
收藏
页数:1
相关论文
共 10 条
  • [1] Ternary logic decoder using independently controlled double-gate Si-NW MOSFETs
    Seong-Joo Han
    Joon-Kyu Han
    Myung-Su Kim
    Gyeong-Jun Yun
    Ji-Man Yu
    Il-Woong Tcho
    Myungsoo Seo
    Geon-Beom Lee
    Yang-Kyu Choi
    Scientific Reports, 11
  • [2] Implementing Logic Functions Using Independently-Controlled Gate in Double-Gate Tunnel FETs: Investigation and Analysis
    Garg, Shelly
    Saurabh, Sneh
    IEEE ACCESS, 2019, 7 : 117591 - 117599
  • [3] Single polysilicon gate high-density logic using independently-controlled double-gate devices
    Chiang, Meng-Hsueh
    Kim, Keunwoo
    Chuang, Ching-Te
    Tretz, Christophe
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 353 - 356
  • [4] Dynamic circuit techniques using independently controlled double-gate devices
    Kuang, JB
    Kim, K
    Chuang, CT
    Ngo, HC
    Nowka, KJ
    2005 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2005, : 74 - 76
  • [5] Adaptive Circuit Design Using Independently Biased Back-Gated Double-Gate MOSFETS
    Kim, Jaeyoon
    Solomon, Paul Michael
    Tiwari, Sandip
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (04) : 806 - 819
  • [6] High performance and low power domino logic using independent gate control in double-gate SOI MOSFETs
    Mahmoodi, H
    Mukhopadhyay, S
    Roy, K
    2004 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2004, : 67 - 68
  • [7] New Topology Approach for Future Process, Voltage and Temperature Aware SRAM Using Independently Controlled Double-Gate FinFET
    Yadav, Nandakishor
    Pattanaik, Manisha
    Sharma, G. K.
    JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (01) : 49 - 62
  • [8] High-density reduced-stack logic circuit techniques using independent-gate controlled double-gate devices
    Chiang, Meng-Hsueh
    Kim, Keunwoo
    Chuang, Ching-Te
    Tretz, Christophe
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (09) : 2370 - 2377
  • [9] A comparative study of quantum gates and classical logic gates implemented using Solid-State Double-Gate Nano-MOSFETs
    Yee, Ooi Chek
    King, Lim Soo
    INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS, 2016, 9 (02): : 123 - 132
  • [10] Ideal rectangular cross-section Si-Fin channel double-gate MOSFETs fabricated using orientation-dependent wet etching
    Liu, YX
    Ishii, K
    Tsutsumi, T
    Masahara, M
    Suzuki, E
    IEEE ELECTRON DEVICE LETTERS, 2003, 24 (07) : 484 - 486