An 80 dB Second-order Noise Shaping SAR ADC using Differential Integral Capacitors and Comparator with Voltage Gain Calibration

被引:0
|
作者
Jung, Hoyong [1 ]
Jeon, Neungin [1 ]
Cheon, Jimin [1 ]
Jang, Young-Chan [1 ]
机构
[1] Kumoh Natl Inst Technol, Dept Elect Engn, Gumi, Gyungbuk, South Korea
关键词
Successive approximation register; noise shaping; analog-to-digital converter; differential capacitor; voltage gain calibration;
D O I
10.5573/JSTS.2022.22.4.205
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A second-order noise shaping (NS) successive approximation register (SAR) analog-todigital converter (ADC) is proposed for sensor interface applications. It consists of a capacitorresistor hybrid digital-to-analog-converter (C-R DAC) with 10-bit resolution, a comparator with three inputs, a SAR logic, and a second passive integrator using two differential capacitors. The use of a C-R DAC and two differential capacitors reduces the capacitor area of the conventional NS SAR ADC by 86.25%. Voltage gain calibration for the three-input comparator is proposed to maximize the performance of the NS SAR ADC. The proposed second-order NS ADC is designed using a 180-nm CMOS process with a supply of 1.8 V. The proposed second-order NS SAR ADC with an over sampling ratio of 8 has a SNDR of 80.18 dB and an ENOB of 13.03 bits. Its area and power consumption are 0.165 mm2 and 248 mu W, respectively.
引用
收藏
页码:205 / 215
页数:11
相关论文
共 50 条
  • [31] A 13-ENOB Second-Order Noise-Shaping SAR ADC Realizing Optimized NTF Zeros Using the Error-Feedback Structure
    Li, Shaolan
    Qiao, Bo
    Gandara, Miguel
    Pan, David Z.
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (12) : 3484 - 3496
  • [32] A 44-μW, 91.3-dB SNDR DT 16 Modulator With Second-Order Noise-Shaping SAR Quantizer
    Wang, Ling
    Liu, Shubin
    Zhang, Yanbo
    Zhong, Longjie
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (09) : 3575 - 3583
  • [33] A Third-order Noise-shaping SAR ADC using PVT-insensitive Voltage-time-voltage Converter and Mismatch-Shaping
    Park, Sung-Hyun
    Park, Sang-Gyu
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2024, 24 (04) : 332 - 342
  • [34] A 75.8dB-SNDR Pipeline SAR ADC with 2nd-order Interstage Gain Error Shaping
    Hsu, Chen-Kai
    Sun, Nan
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C68 - C69
  • [35] A 78 dB 0.417 mW Second-Order NS SAR ADC with Dynamic Amplifier-Assisted Integrator
    Cui, Dingkang
    Wang, Zhihai
    Jiang, Mengqian
    Chen, Zhijie
    ELECTRONICS, 2024, 13 (02)
  • [36] A Calibration-Free Time-Interleaved Fourth-Order Noise-Shaping SAR ADC
    Jie, Lu
    Zheng, Boyi
    Flynn, Michael P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (12) : 3386 - 3395
  • [37] A Second-Order DT Delta-Sigma Modulator with Noise-Shaping SAR Quantizer
    Park, Seong-Bo
    Boo, Jun-Ho
    Lim, Jae-Geun
    Kim, Hyoung-Jung
    Lee, Jae-Hyuk
    Cho, Won-Jun
    Ahn, Gil-Cho
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 89 - 90
  • [38] A passive second-order noise-shaping SAR ADC architecture with increased freedom in NTF synthesis and relaxed clock-jitter issue
    Wang, Weihao
    Wang, Xiao
    Zhao, Bo
    Pun, Kong-pang
    ELECTRONICS LETTERS, 2022, 58 (14) : 530 - 532
  • [39] A 3.5 GS/s 1-1 MASH VCO ADC With Second-Order Noise Shaping
    Saux, Brendan
    Borgmans, Jonas
    Raman, Johan
    Rombouts, Pieter
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025, 72 (02) : 694 - 707
  • [40] A 2nd-order noise-shaping SAR-assisted pipeline ADC with order-boosted gain-error-shaping
    Fu, Guolong
    Zhang, Yanbo
    Wang, Yan
    Zhao, Zhiyu
    Liu, Shubin
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2024, 151