An 80 dB Second-order Noise Shaping SAR ADC using Differential Integral Capacitors and Comparator with Voltage Gain Calibration

被引:0
|
作者
Jung, Hoyong [1 ]
Jeon, Neungin [1 ]
Cheon, Jimin [1 ]
Jang, Young-Chan [1 ]
机构
[1] Kumoh Natl Inst Technol, Dept Elect Engn, Gumi, Gyungbuk, South Korea
关键词
Successive approximation register; noise shaping; analog-to-digital converter; differential capacitor; voltage gain calibration;
D O I
10.5573/JSTS.2022.22.4.205
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A second-order noise shaping (NS) successive approximation register (SAR) analog-todigital converter (ADC) is proposed for sensor interface applications. It consists of a capacitorresistor hybrid digital-to-analog-converter (C-R DAC) with 10-bit resolution, a comparator with three inputs, a SAR logic, and a second passive integrator using two differential capacitors. The use of a C-R DAC and two differential capacitors reduces the capacitor area of the conventional NS SAR ADC by 86.25%. Voltage gain calibration for the three-input comparator is proposed to maximize the performance of the NS SAR ADC. The proposed second-order NS ADC is designed using a 180-nm CMOS process with a supply of 1.8 V. The proposed second-order NS SAR ADC with an over sampling ratio of 8 has a SNDR of 80.18 dB and an ENOB of 13.03 bits. Its area and power consumption are 0.165 mm2 and 248 mu W, respectively.
引用
收藏
页码:205 / 215
页数:11
相关论文
共 50 条
  • [21] A second-order noise-shaping SAR ADC with error-feedback structure and data weighted averaging
    Zhang, Qihui
    Li, Jing
    Ning, Ning
    Yu, Qi
    Wu, Kejun
    Zhang, Zhong
    MICROELECTRONICS JOURNAL, 2020, 105
  • [22] A 68 dB SNDR Compiled Noise-Shaping SAR ADC With On-Chip CDAC Calibration
    Garvik, Harald
    Wulff, Carsten
    Ytterdal, Trond
    2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 193 - 194
  • [23] A 320-MS/s 2-b/cycle Second-order Noise-shaping SAR ADC
    Park, Jaehyeong
    Park, Sang-Gyu
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (06) : 472 - 482
  • [24] A 625kHz-BW, 79.3dB-SNDR Second-Order Noise-Shaping SAR ADC Using High-Efficiency Error-Feedback Structure
    Yi, Pinyun
    Liang, Yuhua
    Liu, Shubin
    Xu, Nuo
    Fang, Liang
    Hao, Yue
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 859 - 863
  • [25] A Second-Order NS Pipelined SAR ADC With Quantization-Prediction-Unrolled Gain Error Shaping and Fully Passive Integrator
    Zhang, Hongshuai
    Zhu, Yan
    Martins, Rui P.
    Chan, Chi-Hang
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (12) : 3565 - 3575
  • [26] Analysis of the Second-Order NS SAR ADC Performance Enhancement Based on Active Gain
    Jia, Shichao
    Ye, Tianchun
    Xiao, Shimao
    ELECTRONICS, 2024, 13 (17)
  • [27] A 74-dB Dynamic-Range 625-kHz Bandwidth Second-Order Noise-Shaping SAR ADC Utilizing a Temperature-Compensated Dynamic Amplifier and a Digital Mismatch Calibration
    Yoon, Jae Sik
    Hong, Jiyoon
    Chae, Hyungil
    Kim, Jintae
    IEEE ACCESS, 2021, 9 : 39597 - 39607
  • [28] An 871 nW 96.2 dB SNDR Pipelined Second-Order Noise-Shaping SAR ADC Employing Charge-Efficient CLS-Assisted Residue Amplifier
    Zhang, Shan
    Meng, Lingxin
    Lu, Zhaonan
    Song, Shuang
    Qu, Wanyuan
    Zhao, Menglian
    Tan, Zhichao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024,
  • [29] A 10-kS/s 625-Hz-Bandwidth 65-dB SNDR Second-Order Noise-Shaping SAR ADC for Biomedical Sensor Applications
    Hu, Jin
    Li, Dengquan
    Liu, Maliang
    Zhu, Zhangming
    IEEE SENSORS JOURNAL, 2020, 20 (23) : 13881 - 13891
  • [30] A 91 dB SNDR Calibration-Free Fully-Passive Noise-Shaping SAR ADC with Mismatch Error Shaping
    Lui, Yu
    Shen, Hongwei
    Zhang, Qingsong
    Jiang, Pengfei
    Sun, Tianyue
    Liao, Yuxin
    Li, Mengjiao
    Min, Hao
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,