An Efficient Design of a Parallel Prefix Adder based on QCA Technology

被引:3
作者
Touil, Lamjed [1 ]
Henchir, Chteoui [1 ]
Mtibaa, Abdellatif [2 ]
机构
[1] Univ Monastir, Fac Sci Monastir, Lab Elect & Microelect, ISET Sousse, Monastir, Tunisia
[2] Univ Sfax, Natl Engn Sch Sfax, Syst Integrat & Emerging Energies Lab LR 21 ES 14, Sfax, Tunisia
关键词
Parallel prefix adder; half-adder; QCA; VLSI; IMPLEMENTATION;
D O I
10.1080/03772063.2023.2265890
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an optimized Parallel Prefix Adders (PPA) based on Quantum dot Cellular Automata (QCA) technology. PPA presents the most used block in Arithmetic Logic Units (ALU) which presents a fundamental part in several digital integrated circuits. The classical implementation method of PPA based on traditional Complementary Metal Oxide Semiconductor (CMOS) Technology presents several problems in terms of frequency, power consumption, surface and others. The QCA technology offers several features such as ultralow power consumption, small size, and can operate up to 1 THz. In this work, a 4-bit Parallel Prefix Adder with a new prefix low area and high speed is proposed. The proposed design is based on a half-adder circuit and other logic gates. These designs were tested and simulated using the freely known QCA Designer Tool version 2.0.3. and QCA pro. The proposed Half-adder presents a reduction of 23% 46% and 36% in terms of cell count, latency and power consumption, respectively compared to existing designs. The proposed PPA design shows almost an optimization of 5% in area and 58% in latency compared to the RCA design. The proposed circuit present an optimization of 20% in term of energy consumption compared to the existing PPA 4-bit Brent Kung Adder design.
引用
收藏
页数:15
相关论文
共 38 条
[11]  
Chen YC, 2016, ACSR ADV COMPUT, V47, P234
[12]   Adder designs and analyses for quantum-dot cellular automata [J].
Cho, Heumpil ;
Swartzlander, Earl E., Jr. .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2007, 6 (03) :374-383
[13]   Adder and Multiplier Design in Quantum-Dot Cellular Automata [J].
Cho, Heumpil ;
Swartzlander, Earl E., Jr. .
IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (06) :721-727
[14]  
De Meyer K., 2005, Microprocess. Nanotechnol, V1, P6
[15]  
Forouzandeh B., 2019, Qual. Multi-Method Res, V1, P1
[16]   Reconfigurable Carry Look-Ahead Adder Trading Accuracy for Energy Efficiency [J].
Garg, Bharat ;
Patel, Sujit Kumar .
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2021, 93 (01) :99-111
[17]   Design of efficient quantum Dot cellular automata (QCA) multiply accumulate (MAC) unit with power dissipation analysis [J].
Gassoumi, Ismail ;
Touil, Lamjed ;
Ouni, Bouraoui .
IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (04) :534-543
[18]  
Ismail G., 2022, Comput. Electr. Eng, V101, P107993
[19]   Efficient Modular Adder Designs Based on Thermometer and One-Hot Coding [J].
Jafarzadehpour, Fereshteh ;
Molahosseini, Amir Sabbagh ;
Zarandi, Azadeh Alsadat Emrani ;
Sousa, Leonel .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (09) :2142-2155
[20]  
Juang P. K., 2010, P IEEE AS PAC C CIRC, V1, P776