Star Power Factor Correction Architecture

被引:5
作者
Li, Huan [1 ]
Li, Sinan [1 ]
Xiao, Weidong [1 ]
机构
[1] Univ Sydney, Sch Elect & Informat Engn, Sydney, NSW 2006, Australia
基金
澳大利亚研究理事会;
关键词
Stars; Zero voltage switching; Inductors; Switching frequency; Power system measurements; Density measurement; Customer relationship management; AC/DC; boost; efficiency; GaN; high frequency; power density; power factor; power factor correction (PFC); single phase; soft switching; wide band-gap; ZCS; zero-voltage-switching (ZVS); PERFORMANCE EVALUATION; PFC; ZVS; CONVERTER; EFFICIENT; RANGE;
D O I
10.1109/TPEL.2022.3225823
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Conventional two-stage power factor correction (PFC) architecture based on a boost PFC front end and an isolated dc-dc back end is increasingly challenged by the recent trend toward higher power density and efficiency. One key reason for the challenge is the difficulty of increasing the operating frequency of the boost PFC stage. This article presents a new star PFC architecture that allows the boost PFC stage to operate efficiently at a higher frequency while maintaining the performance of the second dc-dc stage, leading to a high-power-density and high-efficiency ac-dc converter design across a universal input. The high performance of star architecture is enabled by realizing: 1) continuous-conduction-mode (CCM) operation of the boost PFC stage; and 2) full-range zero-voltage-switching (ZVS) of all active switches. In addition, the star architecture can: 1) operate at a constant frequency via a proper selection of the circuit topology and modulation method; and 2) be controlled based on simple and low-cost analog circuits. A 300-kHz, 240-W, 48-V-output, and universal-input prototype is built to verify the performance of the star architecture, showcasing high power factor, constant output voltage, 97.1 % full-load efficiency, 55.6 W/in(3) power density by box volume.
引用
收藏
页码:3531 / 3545
页数:15
相关论文
共 50 条
[41]   Soft-Switching-Interleaved Power Factor Correction Converter with Lossless Snubber [J].
Ando, Itaru ;
Abe, Kodai ;
Ochiai, Masashi ;
Ohishi, Kiyoshi .
39TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2013), 2013, :7216-7221
[42]   Power factor correction of the enhanced SEPIC converter using a new control methodology [J].
Sivakumari M. ;
Karthika M. ;
Renuga M. .
International Journal of Manufacturing Technology and Management, 2020, 34 (05) :481-507
[43]   Innovative Single Stage Isolated AC/DC Converter with Power Factor Correction [J].
Fuhr, Tobias ;
Kupka, Tomas .
PROCEEDINGS OF THE 2019 20TH INTERNATIONAL SCIENTIFIC CONFERENCE ON ELECTRIC POWER ENGINEERING (EPE), 2019, :367-370
[44]   Power Loss Model for GaN-Based MHz Critical Conduction Mode Power Factor Correction Circuits [J].
Zhang, Yue ;
Yao, Chengcheng ;
Zhang, Xuan ;
Chen, Huanyu ;
Li, He ;
Wang, Jin .
IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2020, 8 (01) :141-151
[45]   Reduction of current and voltage stresses in single-stage AC/DC power factor correction converters with reduced repeated power processing and inherent input current control [J].
Lu, DDC ;
Cheng, DKW ;
Lee, YS .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2004, 13 (03) :535-555
[46]   Circuit theory of power factor correction in switching converters [J].
Tse, CK .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2003, 31 (02) :157-198
[47]   LC compensators for power factor correction of nonlinear loads [J].
Aziz, MMA ;
El-Zahab, EEDA ;
Ibrahim, AM ;
Zobaa, AF .
IEEE TRANSACTIONS ON POWER DELIVERY, 2004, 19 (01) :331-336
[48]   An Efficient Bridgeless Power Factor Correction Boost Converter [J].
Rajappan, Suja C. ;
John, Neetha .
7TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO 2013), 2013, :55-59
[49]   A Novel Power Factor Correction Technique for a Boost Converter [J].
Subashini, M. ;
Yazhini, G. ;
Ramaswamy, M. .
2015 INTERNATIONAL CONFERENCE ON COMPUTATION OF POWER, ENERGY, INFORMATION AND COMMUNICATION (ICCPEIC), 2015, :464-469
[50]   Mathematical Modeling of Compensator for Power Factor Correction Converters [J].
Padmanabhan, Shyam ;
Geetha, R. S. .
2019 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER TECHNOLOGIES AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2019, :219-222