A Novel Low-Complexity Power-Efficient Design of Standard Ternary Logic Gates using CNTFET

被引:2
|
作者
Paul, Anisha [1 ]
Pradhan, Buddhadev [1 ]
机构
[1] Techno India Univ, Dept Elect & Commun Engn, Kolkata, India
关键词
Ternary Logic; PTL; STI; STNAND; STNOR; STXOR; CNTFET; ENERGY-EFFICIENT; CIRCUITS;
D O I
10.1109/ICCECE51049.2023.10085528
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper introduces novel low-complexity and power-efficient designs of standard ternary (ST) logic gates like the standard ternary inverter (STI), NAND (STNAND), NOR (STNOR), and XOR (STXOR) gates, along with the ternary minimum (TMIN) and ternary maximum (TMAX) operators using the CNTFET. The proposed designs use pass transistor logic (PTL), which reduces the complexity and increases the power efficiency of the designs. The proposed circuits are simulated in Synopsys HSPICE simulation tool using 32 nm CNTFET model provided by Stanford University. In each case, average power values and propagation delays are duly noted and power-delay-product (PDP) values are calculated. Simulation results prove that the proposed designs are more power-efficient and energy-efficient than the existing designs.
引用
收藏
页数:7
相关论文
共 50 条
  • [41] Design of a Power-Efficient Low-Complexity Reconfigurable Non-maximally Decimated Filter Bank for High-Resolution Wideband Channels
    Sudhi Sudharman
    Athul D. Rajan
    T. S. Bindiya
    Circuits, Systems, and Signal Processing, 2019, 38 : 2703 - 2735
  • [42] Design of a Power-Efficient Low-Complexity Reconfigurable Non-maximally Decimated Filter Bank for High-Resolution Wideband Channels
    Sudharman, Sudhi
    Rajan, Athul D.
    Bindiya, T. S.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (06) : 2703 - 2735
  • [43] Energy-efficient design of quaternary logic gates and arithmetic circuits using hybrid CNTFET-RRAM technology
    ul Haq, Shams
    Abbasian, Erfan
    Khurshid, Tabassum
    Sharma, Vijay Kumar
    PHYSICA SCRIPTA, 2024, 99 (08)
  • [44] Design and Evaluation of a Robust Power-Efficient Ternary SRAM Cell
    Tabrizchi, Sepehr
    Angizi, Shaahin
    Roohi, Arman
    2022 IEEE 65TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS 2022), 2022,
  • [45] Low leakage domino logic circuit for wide fan-in gates using CNTFET
    Garg, Sandeep
    Gupta, Tarun K.
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (02) : 163 - 173
  • [46] Design of High-Speed and Power-Efficient Ternary Prefix Adders Using CNFETs
    Vudadha, Chetan
    Srinivas, M. B.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (04) : 772 - 782
  • [47] A Novel Efficient Adiabatic Logic Design for Ultra Low Power
    Agrawal, Akash
    Gupta, Tarun Kumar
    Dadoria, Ajay Kumar
    Kumar, Deepak
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ICT IN BUSINESS INDUSTRY & GOVERNMENT (ICTBIG), 2016,
  • [48] Low Power Design for Source Coupled Logic Gates
    Sivaram, Ranjana
    Gupta, Kirti
    Pandey, Neeta
    IEEE INDICON: 15TH IEEE INDIA COUNCIL INTERNATIONAL CONFERENCE, 2018,
  • [49] A Novel Energy-Efficient Ternary Successor and Predecessor Using CNTFET
    Maryam Sadat Mastoori
    Farhad Razaghian
    Circuits, Systems, and Signal Processing, 2016, 35 : 875 - 895
  • [50] A Novel Energy-Efficient Ternary Successor and Predecessor Using CNTFET
    Mastoori, Maryam Sadat
    Razaghian, Farhad
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (03) : 875 - 895