Energy efficient design of unbalanced ternary logic gates and arithmetic circuits using CNTFET

被引:15
作者
Khurshid, Tabassum [1 ]
Singh, Vikram [1 ]
机构
[1] SMVD Univ, Sch Elect & Commun Engn, Katra, J&K, India
关键词
CNTFET; Multi -valued logic; Standard ternary inverter; Threshold voltage; Unbalanced ternary logic; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; CARBON-NANOTUBE; DEVICE MODEL; PERFORMANCE;
D O I
10.1016/j.aeue.2023.154601
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The emergence of multi-valued logic (MVL) is a substitute to binary logic approaches for realizing highinformation density logic systems and high-operating speed systems. In this paper, a design for standard ternary inverter (STI), ternary NAND (TNAND), ternary NOR (TNOR) using carbon nanotube field effect transistors (CNTFETs) is proposed in which a p-type dynamic diode is used with the goal of lowering the energy consumption expressed as power delay product (PDP) and thereby reducing battery usage. Additionally, the basic arithmetic operations are then performed using proposed ternary logic circuits, which can be extended to realize more complex operations. The proposed designs are simulated in HSPICE using a 32 nm Stanford CNTFET model. With respect to variation in process parameters, the reliability of the proposed STI circuit is examined. Simulation results verify that the proposed designs show improvement in terms of power consumption and power delay product (PDP) compared to the other CNTFET based ternary logic circuits. Moreover, less variations are observed in power and PDP of the proposed logic gates with variation in process parameters, capacitance, temperature, frequency and supply voltage. The proposed circuit designs of STI, TNAND, TNOR, ternary half adder (THA), ternary multiplier (TMUL) show 78 %, 98 %, 99 %, 99 %, 99 % improvement in PDP respectively, as compared to the conventional CNTFET based circuit designs and 99 % PDP improvement in all proposed circuits compared to CNTFET based logic circuits with resistive load.
引用
收藏
页数:12
相关论文
共 50 条
[41]   Implementation of Semi-Static and Differential Null Convention Logic Gates Using CNTFET Technology [J].
Musala, Sarada ;
Lakshmi, P. Vijaya ;
Lokesh, K. Kumar ;
Srinivasulu, Avireni ;
Ravariu, Cristian .
ROMANIAN JOURNAL OF INFORMATION SCIENCE AND TECHNOLOGY, 2022, 25 (01) :47-57
[42]   Minimization of CNTFET Ternary Combinational Circuits Using Negation of Literals Technique [J].
V. Sridevi ;
T. Jayanthy .
Arabian Journal for Science and Engineering, 2014, 39 :4875-4890
[43]   2:1 Multiplexer Based Design for Ternary Logic Circuits [J].
Vudadha, Chetan ;
Katragadda, Sowmya ;
Phaneendra, Sai P. .
2013 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2013, :46-51
[44]   A Systematic Method to Design Efficient Ternary High Performance CNTFET-Based Logic Cells [J].
Zarandi, Arezoo Dabaghi ;
Reshadinezhad, Mohammad Reza ;
Rubio, Antonio .
IEEE ACCESS, 2020, 8 :58585-58593
[45]   Energy-Efficient Exact and Approximate CNTFET-Based Ternary Full Adders [J].
Malik, Aiman ;
Hussain, Md Shahbaz ;
Hasan, Mohd. .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (05) :2982-3003
[46]   Design and implementation of ternary adder for High-Performance arithmetic applications by using CNTFET material [J].
Panwar, Uday ;
Sharma, Parul .
MATERIALS TODAY-PROCEEDINGS, 2022, 63 :773-777
[47]   Implementation of Unbalanced Ternary Logic Gates with the Combination of Spintronic Memristor and CMOS [J].
Zhang, Haifeng ;
Zhang, Zhaowei ;
Gao, Mingyu ;
Luo, Li ;
Duan, Shukai ;
Dong, Zhekang ;
Lin, Huipin .
ELECTRONICS, 2020, 9 (04)
[48]   Carbon Nanotube Field Effect Transistor Switching Logic for Designing Efficient Ternary Arithmetic Circuits [J].
Bastani, Narges Hajizadeh ;
Moaiyeri, Mohammad Hossein ;
Navi, Keivan .
JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (02) :118-129
[49]   An SEU-hardened ternary SRAM design based on efficient ternary C-elements using CNTFET technology [J].
Bakhtiary, Vahid ;
Amirany, Abdolah ;
Moaiyeri, Mohammad Hossein ;
Jafari, Kian .
MICROELECTRONICS RELIABILITY, 2023, 140
[50]   New CNTFET-Based Arithmetic Cells with Weighted Inputs for High Performance Energy Efficient Applications [J].
Maleknejad, Mojtaba ;
Ghasemi, Mehdi ;
Navi, Keivan .
IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (07) :1019-1027