Energy efficient design of unbalanced ternary logic gates and arithmetic circuits using CNTFET

被引:15
作者
Khurshid, Tabassum [1 ]
Singh, Vikram [1 ]
机构
[1] SMVD Univ, Sch Elect & Commun Engn, Katra, J&K, India
关键词
CNTFET; Multi -valued logic; Standard ternary inverter; Threshold voltage; Unbalanced ternary logic; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; CARBON-NANOTUBE; DEVICE MODEL; PERFORMANCE;
D O I
10.1016/j.aeue.2023.154601
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The emergence of multi-valued logic (MVL) is a substitute to binary logic approaches for realizing highinformation density logic systems and high-operating speed systems. In this paper, a design for standard ternary inverter (STI), ternary NAND (TNAND), ternary NOR (TNOR) using carbon nanotube field effect transistors (CNTFETs) is proposed in which a p-type dynamic diode is used with the goal of lowering the energy consumption expressed as power delay product (PDP) and thereby reducing battery usage. Additionally, the basic arithmetic operations are then performed using proposed ternary logic circuits, which can be extended to realize more complex operations. The proposed designs are simulated in HSPICE using a 32 nm Stanford CNTFET model. With respect to variation in process parameters, the reliability of the proposed STI circuit is examined. Simulation results verify that the proposed designs show improvement in terms of power consumption and power delay product (PDP) compared to the other CNTFET based ternary logic circuits. Moreover, less variations are observed in power and PDP of the proposed logic gates with variation in process parameters, capacitance, temperature, frequency and supply voltage. The proposed circuit designs of STI, TNAND, TNOR, ternary half adder (THA), ternary multiplier (TMUL) show 78 %, 98 %, 99 %, 99 %, 99 % improvement in PDP respectively, as compared to the conventional CNTFET based circuit designs and 99 % PDP improvement in all proposed circuits compared to CNTFET based logic circuits with resistive load.
引用
收藏
页数:12
相关论文
共 50 条
[31]   Design of Ambipolar CNTFET based Universal Logic Gates [J].
Nizamuddin, M. ;
Shakir, Hasan ;
Gupta, Prachi .
2019 INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, CONTROL AND AUTOMATION (ICPECA-2019), 2019, :184-188
[32]   Design of CNTFET-Based Ternary ALU Using 2:1 Multiplexer Based Approach [J].
Gadgil, Sharvani ;
Vudadha, Chetan .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 :661-671
[33]   Design of Efficient Ternary Operators for Scrambling in CNTFET Technology [J].
Kumre, Laxmi ;
Sharma, Trapti .
ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2020, 45 (08) :6729-6740
[34]   Design and Analysis of Low-Power Adiabatic Logic Circuits by Using CNTFET Technology [J].
Ajay Kumar Dadoria ;
Kavita Khare .
Circuits, Systems, and Signal Processing, 2019, 38 :4338-4356
[35]   Design and Analysis of Low-Power Adiabatic Logic Circuits by Using CNTFET Technology [J].
Dadoria, Ajay Kumar ;
Khare, Kavita .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (09) :4338-4356
[36]   Design of Encoder for Ternary Logic Circuits [J].
Saidutt, Viswa P. ;
Srinivas, V ;
Phaneendra, Sai P. ;
Muthukrishnan, Moorthy N. .
2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, :85-88
[37]   Design of Ternary Logic Circuits using Pseudo N-type CNTFETs [J].
Kumar, S. V. Ratan ;
Rao, L. Koteswara ;
Kumar, M. Kiran .
ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (11)
[38]   An Efficient, Variation Tolerant CNTFET Ternary Content Addressable Memory a PVT Variation Resilient Design [J].
Subramanyam, M. V. ;
Rao, Y. Mallikarjuna ;
Basha, Shaik Javid .
TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2024, 25 (06) :811-818
[39]   A novel, efficient CNTFET Galois design as a basic ternary-valued logic field [J].
Keshavarzian, Peiman ;
Mirzaee, Mahla Mohammad .
NANOTECHNOLOGY SCIENCE AND APPLICATIONS, 2012, 5 :1-11
[40]   Novel Design Methodologies for CNFET-Based Ternary Sequential Logic Circuits [J].
Gadgil, Sharvani ;
Vudadha, Chetan .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2022, 21 :289-298