VHDL implementation of 16x16 multiplier using pipelined 16x8 modified Radix-4 booth multiplier

被引:3
作者
Tawfeek, Radwa M. [1 ]
Elmenyawi, Marwa A. [1 ]
机构
[1] Benha Univ, Benha Fac Engn, Banha, Egypt
关键词
8x8; multiplier; 16; x; Booth Multiplier; modified Radix-4 Booth; pipeline multiplier; Zero Skip; LOW-POWER;
D O I
10.1080/00207217.2022.2068198
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Rapidly growing technology has increased the demand for digital signal processing applications that are fast and effective in real-time. One of the basic operations frequently required in these applications is the multiplication operation. There is a need to develop a multiplier with high speed, less area, and low power consumption to improve its performance. One of the fastest multiplier circuits is the Radix-4 Booth multiplier. Booth encoder reduces the number of partial products and hence the number of additions. The pipeline scheme is one of the most used designs to accelerate the multiplier performance. In this paper, two designs are presented. The first proposed design aims to reduce the delay of the multiplication operation of a 16 x 16 multiplier. This design uses a pipeline scheme differently by partitioning the input into two parts and overlapping their processing. The second proposed design reduces the multiplier area by applying enhancements in the modified booth encoder circuit. The proposed circuits are synthesized using XILINX ISE 14.7 and realized using ML605 Virtex 6 FPGA board. The first proposed design achieves higher speed, lower power consumption, and less area than the prior design. The second proposed design achieves more area and power consumption reduction.
引用
收藏
页码:971 / 985
页数:15
相关论文
共 22 条
  • [1] Agarwal R., 2021, 2021 IEEE INT IOT EL
  • [2] ARTHANTO Y, 2019, 2019 INT S EL SMART
  • [3] Bokade S, 2016, 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, P849, DOI 10.1109/ICCSP.2016.7754266
  • [4] Low-Cost and High-Performance 8x8 Booth Multiplier
    Boppana, Naga Venkata Vijaya Krishna
    Kommareddy, Jeevani
    Ren, Saiyu
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (09) : 4357 - 4368
  • [5] Approximate radix-8 Booth multiplier for low power and high speed applications
    Boro, Bipul
    Reddy, K. Manikantta
    Kumar, Y. B. Nithin
    Vasantha, M. H.
    [J]. MICROELECTRONICS JOURNAL, 2020, 101 (101):
  • [6] A Low Power Radix-4 Booth Multiplier With Pre-Encoded Mechanism
    Chang, Yen-Jen
    Cheng, Yu-Cheng
    Liao, Shao-Chi
    Hsiao, Chun-Huo
    [J]. IEEE ACCESS, 2020, 8 : 114842 - 114853
  • [7] A new pipelined array architecture for signed multiplication
    Costa, E
    Bampi, S
    Monteiro, J
    [J]. 16TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2003, PROCEEDINGS, 2003, : 65 - 70
  • [8] A Combined Arithmetic-High-Level Synthesis Solution to Deploy Partial Carry-Save Radix-8 Booth Multipliers in Datapaths
    Del Barrio, Alberto A.
    Hermida, Roman
    Ogrenci-Memik, Seda
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (02) : 742 - 755
  • [9] Approximate Radix-4 Booth Multiplication Circuit
    Kim, Kibeom
    Hwang, Seokha
    Lee, Youngjoo
    Lee, Sunggu
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (05) : 435 - 445
  • [10] Kshirsagar RD, 2013, 2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), P199, DOI 10.1109/ICGCE.2013.6823428