Dead-Time Compensation in Active NPC Three-Level Inverters Considering Current Ripple

被引:5
作者
Wan, Wenchao [1 ]
Yu, Tianbao [1 ]
Duan, Shanxu [1 ]
机构
[1] Huazhong Univ Sci & Technol, Sch Elect & Elect Engn, State Key Lab Adv Electromagnet Engn & Technol, Wuhan 430074, Peoples R China
基金
中国国家自然科学基金;
关键词
Voltage; Inverters; Capacitance; Switches; Junctions; Distortion; Modulation; Active neutral point clamped (ANPC) inverters; current distortion; deadbeat predictive method; wide bandgap semiconductors; ELIMINATION; MITIGATION; CONVERTER; HARMONICS; STRATEGY;
D O I
10.1109/TTE.2022.3164891
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Existence of dead time that makes the ultimate terminal voltage being inconsistent with the modulation voltage, is recognized as the main reason for leading output voltage distortion, as well as the corresponding low-frequency current harmonics through the filter inductance in inverters. The distortion becomes particularly severe in high power-density high efficiency applications where the wide bandgap semiconductors are gradually being adopted, providing higher switching frequency with small junction capacitance. In order to explain this phenomenon, the mechanism of three-phase current distortion in the vicinity of phase current zero-crossing point is thoroughly studied by vector analysis in the space-vector (SV) plane. The relevant factors that lead to the degradation of current quality are also summarized. Improved compensation strategy has been proposed to ameliorate the current distortion. Compared with the conventional method, an additional item for current ripple compensation is introduced, the value of which is obtained by the deadbeat predictive method. This simple scheme avoids the compensation error caused by current ripple and significantly reduces the current total harmonic distortion (THD) value under the case of small inductance. Furthermore, neutral-point (NP) potential balance control is also considered in conjunction with the scheme. Simulations and experiments are carried out in an active NP clamped (ANPC) inverter platform, which demonstrates the validity of theoretical analysis and the proposed method.
引用
收藏
页码:1189 / 1199
页数:11
相关论文
共 32 条
  • [1] AINTABLIAN HO, 1993, IAS 93, PTS 1-3, P1483, DOI 10.1109/IAS.1993.299203
  • [2] Brückner T, 2001, IEEE POWER ELECTRON, P1135, DOI 10.1109/PESC.2001.954272
  • [3] Space vector modulator for Vienna-type rectifiers based on the equivalence between two- and three-level converters: A carrier-based implementation
    Burgos, Rolando
    Lai, Rixin
    Pei, Yunqing
    Fred Wang, Fei
    Boroyevich, Dushan
    Pou, Josep
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2008, 23 (04) : 1888 - 1898
  • [4] Carrier-Based Neutral Point Potential Regulator With Reduced Switching Losses for Three-Level Diode-Clamped Inverter
    Chaturvedi, Pradyumn
    Jain, Shailendra
    Agarwal, Pramod
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2014, 61 (02) : 613 - 624
  • [5] Chen Q., 2012, 2012 15 INT C EL MAC, P1
  • [6] Chen SY, 2018, IEEE ENER CONV, P3134, DOI 10.1109/ECCE.2018.8557928
  • [7] CLARK SL, 1994, IEEE IND APPLIC SOC, P1699, DOI 10.1109/IAS.1994.377656
  • [8] Guan B, 2015, 2015 9TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND ECCE ASIA (ICPE-ECCE ASIA), P2770, DOI 10.1109/ICPE.2015.7168163
  • [9] Hongwei Xiao, 2019, 2019 IEEE Sustainable Power and Energy Conference (iSPEC). Proceedings, P295, DOI 10.1109/iSPEC48194.2019.8975166
  • [10] Dead Time Compensation Method for Voltage-Fed PWM Inverter
    Hwang, Seon-Hwan
    Kim, Jang-Mok
    [J]. IEEE TRANSACTIONS ON ENERGY CONVERSION, 2010, 25 (01) : 1 - 10