Review-Recent Trends on Junction-Less Field Effect Transistors in Terms of Device Topology, Modeling, and Application

被引:17
作者
Raut, Pratikhya [1 ]
Nanda, Umakanta [1 ]
Panda, Deepak Kumar [1 ]
机构
[1] VIT AP Univ, Sch Elect Engn, Amaravati 522237, Andhra Pradesh, India
关键词
TRIPLE-GATE; FETS; MOSFET; OPTIMIZATION; SCALABILITY; FINFETS;
D O I
10.1149/2162-8777/acc35a
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Junction less field effect transistor, also known as JLFET, is widely regarded as the most promising candidate that has the potential to replace the more conventional MOSFET used in IC technology at the present time. These FETs are less likely to have short channel effects (SCEs) than devices with junctions, as shown by their remarkable subthreshold swing and drain induced barrier lowering (DIBL). Due to its gate coupling, the Gate-All-Around (GAA) JLFET is a better contender to uphold Moore's law than other existing sub-22 nm device architectures and regular JLFET, which allows more precise channel tuning. In GAA device structure, SCEs are minimized in comparison to junctionless at the same node technology. Among GAA and JLFET at the same technology node, the SCE is kept to a minimum in GAA. Until now, none of the manuscripts have provided a comprehensive review of the various JLFET structures and modeling techniques for the analysis of their various device parameters in a single place. From device evaluation and application to qualitative & quantitative parameter analysis studies likewise subthreshold swing value, DIBL and switching ratio, this manuscript provides comprehensive information on the various structures of Junctionless and Gate-Around JLFETs in one place. Furthermore, the manuscript provides a brief overview of various device modeling techniques of JLFETs for enhancing the device's characteristics and its application in various semiconductor industries. This manuscript will provide researchers with an overview of how to design future generations JLFET structures with improved performance and modeling simplicity.
引用
收藏
页数:17
相关论文
共 97 条
  • [1] High performance dual-gate SiGe MOSFET for radio-frequency applications
    Adhikari, Manoj Singh
    Patel, Raju
    Singh, Yashvir
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 110
  • [2] Gaussian Doped Planar 4H-SiC Junctionless Field Effect Transistor For Enhanced Gate Controllability
    Agarwal, Shalini
    Singh, Sangeeta
    Sahana, Bikash Chandra
    Naugarhiya, Alok
    [J]. SILICON, 2021, 13 (05) : 1609 - 1618
  • [3] Investigation of dielectric modulated (DM) double gate (DG) junctionless MOSFETs for application as a biosensors
    Ajay
    Narang, Rakhi
    Saxena, Manoj
    Gupta, Mridula
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2015, 85 : 557 - 572
  • [4] [Anonymous], 2015, ATLAS Device Simulation Software User's Manual
  • [5] [Anonymous], CHATTOPADHYAY 132 JU, V269
  • [6] Unified compact model for junctionless multiple-gate FETs including source/drain extension regions
    Bae, Min Soo
    Yun, Ilgu
    [J]. PHYSICA SCRIPTA, 2020, 95 (12)
  • [7] A Junctionless Silicon Carbide Transistor for Harsh Environment Applications
    Baruah, Ratul K.
    Mahajan, Bikram K.
    Chen, Yen-Pu
    Paily, Roy P.
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2021, 50 (10) : 5682 - 5690
  • [8] A Simulation Study of Junctionless Double-Gate Metal-Oxide-Semiconductor Field-Effect Transistor with Symmetrical Side Gates
    Bavir, Mohammad
    Abbasi, Abdollah
    Orouji, Ali Asghar
    [J]. SILICON, 2020, 12 (07) : 1593 - 1602
  • [9] Asymmetric Channel Junctionless Field-Effect Transistors: a MOS Structure Biosensor
    Bhuiyan, A. F. M. Anhar Uddin
    Subrina, Samia
    [J]. SILICON, 2022, 14 (06) : 2489 - 2497
  • [10] Compact analytical modeling of underlap gate stack graded channel junction accumulation mode junctionless FET in subthreshold regime
    Chattopadhyay, Ankush
    Sarkar, Chandan K.
    Bose, Chayanika
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2022, 162