Readout chip with RISC-V microprocessor for hybrid pixel detectors

被引:4
|
作者
Skrzypiec, P. [1 ]
Szczygiel, R. [1 ]
机构
[1] AGH Univ Sci & Technol, Dept Measurement & Elect, Al Mickiewicza 30, PL-30059 Krakow, Poland
来源
JOURNAL OF INSTRUMENTATION | 2023年 / 18卷 / 01期
关键词
Detector control systems (detector and experiment monitoring and slow-control systems; architecture; hardware; algorithms; databases); Digital electronic circuits; Hybrid detectors; VLSI circuits;
D O I
10.1088/1748-0221/18/01/C01030
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Hybrid single-photon counting pixel detectors have recently been widely used for X-ray and ionizing particle detection in medicine, high-energy physics, and material science. Many different chips have been developed for the readout of the semiconductor pixel sensor. Typically, developed ASICs have very limited digital logic and do not provide substantial data processing. In this paper, we present the readout chip that integrates the readout channels matrix with a RISC-V-based microprocessor SoC. The designed device has been prototyped in an FPGA and sent to production in a CMOS 40nm process. Integration of a pixel matrix with the RISC-V-based central processing unit significantly improved the detector functionality. It enabled the device to work independently without external assistive device usage and execute many algorithms, e.g., calibration, threshold scanning, and data filtering, on-chip. Communication between the CPU and the pixel matrix was carried out through the dedicated Pixel Matrix Controller with the CPU standard I/O operations usage. This specialized peripheral consists of a coprocessor responsible for precise matrix control, a data converter for data conversion acceleration, and control and status registers connected to the core data bus. Many algorithms have been developed and tested, one of which is the intelligent real-time filtering of regions of interest.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] Design and Implementation of a Secure RISC-V Microprocessor
    Stangherlin, Kleber
    Sachdev, Manoj
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (11) : 1705 - 1715
  • [2] A CMOS readout chip for pixel detectors
    Mariani, R
    Terreni, P
    Mazzoni, L
    Bottigli, U
    Romeo, N
    1997 2ND IEEE-CAS REGION 8 WORKSHOP ON ANALOG AND MIXED IC DESIGN, PROCEEDINGS, 1997, : 41 - 46
  • [3] Bendable non-silicon RISC-V microprocessor
    Ozer, Emre
    Kufel, Jedrzej
    Prakash, Shvetank
    Raisiardali, Alireza
    Kindgren, Olof
    Wong, Ronald
    Ng, Nelson
    Jausseran, Damien
    Alkhalil, Feras
    Kong, David
    Hills, Gage
    Price, Richard
    Reddi, Vijay Janapa
    NATURE, 2024, 634 (8033) : 341 - +
  • [4] ITUS: A Secure RISC-V System-on-Chip
    Kumar, Vinay B. Y.
    Chattopadhyay, Anupam
    Haj-Yahya, Jawad
    Mendelson, Avi
    32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 418 - 423
  • [5] Practice of Chip Agile Development: Labeled RISC-V
    Yu Z.
    Liu Z.
    Li Y.
    Huang B.
    Wang S.
    Sun N.
    Bao Y.
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2019, 56 (01): : 35 - 48
  • [6] Hybrid Hardening Approach for a Fault-Tolerant RISC-V System-On-Chip
    Santos, Douglas A.
    Aviles, Pablo M.
    Mattos, Andre M. P.
    Garcia-Valderas, Mario
    Entrena, Luis
    Lindoso, Almudena
    Dilillo, Luigi
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (08) : 1722 - 1730
  • [7] Readout of the LHCb pixel hybrid photon detectors
    Wyllie, K
    Campbell, M
    Gys, T
    Newby, C
    Piedigrossi, D
    Somerville, L
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2005, 546 (1-2): : 86 - 92
  • [8] Advances in Carbon Nanotube Technologies: From Transistors to a RISC-V Microprocessor
    Hills, Gage
    Lau, Christian
    Srimani, Tathagata
    Bishop, Mindy D.
    PROCEEDINGS OF THE 2020 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD'20), 2020, : 33 - 38
  • [9] Implementation of DNN on a RISC-V Open Source Microprocessor for IoT devices
    Cai, Jingyong
    Takemoto, Masashi
    Nakajo, Hironori
    2018 IEEE 7TH GLOBAL CONFERENCE ON CONSUMER ELECTRONICS (GCCE 2018), 2018, : 295 - 299
  • [10] Fault tolerance evaluation study of a RISC-V microprocessor for HEP applications
    Walsemann, A.
    Karagounis, M.
    Stanitzki, A.
    Tutsch, D.
    JOURNAL OF INSTRUMENTATION, 2024, 19 (02)