A novel approach for minimising anti-aliasing effects in EEG data acquisition

被引:1
作者
Brundavani, Putta [1 ]
Vardhan, Dupakuntla Vishnu [1 ]
机构
[1] JNTUA, Dept ECE, Ananthapuramu 515002, AP, India
关键词
electroencephalography; data acquisition system; anti-aliasing filter; analogue-to-digital converter; signal-to-noise ratio; successive approximation; DESIGN;
D O I
10.1515/biol-2022-0664
中图分类号
Q [生物科学];
学科分类号
07 ; 0710 ; 09 ;
摘要
Electroencephalography (EEG) waves and other biological signals can be deciphered with a deeper understanding of the human body. The benefits of EEG are growing. EEG studies have expanded globally. Research on EEG covers data gathering, analysis, energy renewal, and more. EEG-gathering devices include encoding, digital transfer, head sensor placement, and separate amplifiers. The EEG detects periodic noise. Head movement, sensor lines, and hair sweat produce low-frequency noise. Low-frequency noise alters EEG signals over time. Muscle actions and electromagnetic waves create high-frequency noise (especially in the facial and neck muscles). EEG shifts are saw-toothed by high-frequency noise. High- and low-frequency noises are usually lower and higher than human EEG, respectively. Lowering signal power above and below the testing level without altering the signs of interest lowers noise. Aliasing may affect low-frequency impacts in the original data because high-frequency noise is mirrored in the data. This work designed a non-binary Complementary metal oxide semiconductor (CMOS) Consecutive guesstimate register (CGR) reconfigurable analogue-to-digital converter (ADC) integrated with the instrumental amplifier. CGR ADC model comprises the bio-signal device monitoring for the EEG signals. This study focused on acquiring the EEG signals for amplification. The model uses the AC-coupled chopper stabilisation model with 1 A low power with a noise level of 1 A. The neural amplifier uses an optimised current technique to maximise the transconductance for a good noise efficiency factor. The simulation analysis estimates a bandwidth range of 0.05-120 Hz with a power consumption level of 0.271 mu W. The computed noise level is observed as 1.1 mu Vrms and a gain of 45 dB. The comparative analysis of the proposed ADC model achieves the minimal energy consumption value of similar to 12%, which is minimal than the nonlinear and switch-end capacitor. Also, the time consumed is similar to 9% less than the nonlinear and switch-end Capacitor.18 nm CMOS technology is used to implement the proposed data acquisition system for low-power and density-optimised applications.
引用
收藏
页数:16
相关论文
共 29 条
[1]   Electroencephalography acquisition system: Analog design [J].
Alkhorshid D.R. ;
Molaeezadeh S.F. ;
Alkhorshid M.R. .
Biomedical Instrumentation and Technology, 2020, 54 (05) :346-351
[2]   Resolution-independent fully differential SCI-based SAR ADC architecture using six unit capacitors [J].
Bhat, Kalpana G. ;
Laxminidhi, T. ;
Bhat, M. S. .
SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2020, 45 (01)
[3]  
Bohao Li, 2021, Journal of Physics: Conference Series, V1907, DOI 10.1088/1742-6596/1907/1/012045
[4]   A SiGe HBT 6th-Order 10 GHz Inductor-Less Anti-Aliasing Low-Pass Filter for High-Speed ATI Digitizers [J].
Centurelli, Francesco ;
Monsurro, Pietro ;
Scotti, Giuseppe ;
Tommasino, Pasquale ;
Trifiletti, Alessandro .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (01) :100-113
[5]   Precision Passive-Charge-Sharing SAR ADC: Analysis, Design, and Measurement Results [J].
Chen, Baozhen ;
Maddox, Mark ;
Coln, Michael C. W. ;
Lu, Ye ;
Fernando, Lalinda D. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (05) :1481-1492
[6]   Real-Time Geometric Glint Anti-Aliasing with Normal Map Filtering [J].
Chermain, Xavier ;
Lucas, Simon ;
Sauvage, Basile ;
Dischler, Jean-Michel ;
Dachsbacher, Carsten .
PROCEEDINGS OF THE ACM ON COMPUTER GRAPHICS AND INTERACTIVE TECHNIQUES, 2021, 4 (01)
[7]   A 16-Bit Calibration-Free SAR ADC With Binary-Window and Capacitor-Swapping DAC Switching Schemes [J].
Chung, Yung-Hui ;
Tien, Chia-Hui ;
Zeng, Qi-Feng .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (01) :88-99
[8]  
Cui X, 2016, Int J Sci Res (IJSR), V5, P1513
[9]   Capacitor Recombination Algorithm Combined with LMS Algorithm in 16-Bit SAR ADC with Redundancy [J].
Fan, Hua ;
Wang, Yunan ;
Wei, Qi ;
Feng, Quanyuan ;
Zhou, Wei .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (06) :3181-3199
[10]   A 22-ng/√Hz 17-mW Capacitive MEMS Accelerometer With Electrically Separated Mass Structure and Digital Noise-Reduction Techniques [J].
Furubayashi, Yuki ;
Oshima, Takashi ;
Yamawaki, Taizo ;
Watanabe, Keiki ;
Mori, Keijiro ;
Mori, Naoki ;
Matsumoto, Akira ;
Kamada, Yudai ;
Isobe, Atsushi ;
Sekiguchi, Tomonori .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (09) :2539-2552