Analysis and Design of a Dual-Mode VCO With Inherent Mode Compensation Enabling a 7.9-14.3-GHz 85-fs-rms Jitter PLL

被引:6
|
作者
Wang, Yizhuo [1 ]
Shi, Jiahe [1 ]
Xu, Hao [1 ,2 ]
Ji, Shujiang [1 ]
Mao, Yiyun [1 ]
Zou, Tenghao [1 ]
Tao, Jun [1 ]
Min, Hao [1 ]
Yan, Na [1 ,2 ]
机构
[1] Fudan Univ, Inst Microelect, State Key Lab Integrated Chip & Syst, Shanghai 200433, Peoples R China
[2] Jiashan Fudan Joint Res Inst, Jiaxing 314100, Zhejiang, Peoples R China
关键词
Voltage-controlled oscillators; Phase locked loops; Oscillators; Tuning; Switches; Transformers; Wideband; Figure-8; transformer; frequency synthesizer; hierarchical optimization; low jitter; mode switching; phase noise (PN); phase-locked loop (PLL); voltage-controlled oscillator (VCO); wideband; SUB-SAMPLING PLL; N FREQUENCY-SYNTHESIZER; LOW-PHASE-NOISE;
D O I
10.1109/JSSC.2023.3242617
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a wideband, low-jitter frequency synthesizer utilizing a dual-mode voltage-controlled oscillator (VCO). Mode imbalance in the dual-mode VCO is analyzed theoretically and compensated through the proposed symmetric figure-8 transformer and capacitor arrays. The compact mode-switching circuitry fundamentally eliminates mode ambiguity in multi-mode autonomous circuits. A computer-aided algorithm based on sequential least-squares programming (SLSQP) and hierarchical optimization method is developed to automatically optimize the capacitor array in the wideband VCO. The implemented dual-mode VCO suppresses the phase noise (PN) difference across the operating frequency range, which further enables a sub-sampling phase-locked loop (SSPLL) to achieve near-minimum jitter across a wide frequency range without loop gain adaptation. Fabricated in a 40-nm CMOS process, the wideband SSPLL covers the frequency range of 7.9-14.3 GHz with 14.1-17.2-mW power consumption and occupies only 0.18-mm(2) area. The SSPLL achieves better than -115-dBc/Hz in-band PN at a 10-GHz carrier. The rms jitter is less than 85 fs across the whole frequency range. The corresponding figure-of-merit tuning (FoM(T)) is -247.1 to -248.1 dB.
引用
收藏
页码:2252 / 2266
页数:15
相关论文
共 2 条
  • [1] A 7.9-14.3GHz-243.3dB FoMT Sub-Sampling PLL with Transformer-Based Dual-Mode VCO in 40nm CMOS
    Wang, Yizhuo
    Zou, Tenghao
    Chen, Bowen
    Ji, Shujiang
    Zhang, Chao
    Yan, Na
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [2] A 30.5-to-31 GHz Sampling PLL With DoubleEdge Sampling PD and Implict Common-Mode VCO Scoring 39.69-fs RMS Jitter and-253.6-dB FoM in a 0.047mm2 Area
    Dong, Zhicheng
    Zhao, Xiaoteng
    Huang, Weitan
    Gao, Yuan
    Sun, Depeng
    Liu, Shubin
    Yang, Lihong
    Zhu, Zhangming
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,