A four-quadrant analog multiplier using DTMOS for low power applications

被引:4
作者
Ozer, Emre [1 ]
Basak, Muhammed Emin [2 ]
Kacar, Firat [3 ]
机构
[1] Istanbul Univ Cerrahpasa, Dept Elect & Energy, TR-34500 Istanbul, Turkey
[2] Yildiz Tech Univ, Fac Naval Architecture & Maritime, Istanbul, Turkey
[3] Istanbul Univ Cerrahpasa, Dept Elect & Elect Engn, Istanbul, Turkey
关键词
Analog multiplier; four-quadrant; saturation region; DTMOS; CMOS CURRENT-MODE; LOW-VOLTAGE; DESIGN;
D O I
10.1080/00207217.2022.2062795
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The four-quadrant analog multipliers (FQAM) are widely used in signal processing applications such as amplitude modulation, frequency doubling, and adaptive filters. In this paper, a FQAM has been realised in dynamic threshold voltage MOSFET (DTMOS) technology. It relies on the square-law characteristics of the MOS transistor. Several simulations have been carried out to assess the operation of the proposed FQAM. The supply voltage is set to +/- 0.2 V, and 68 mu W power consumption is determined. The input signal can be applied to the full scale of the supply voltage. The bandwidth is 22.86 MHz, and the output signal's total harmonic distortion (THD) is less than 2%. Intermodulation products of the output signal have been calculated. Monte Carlo and temperature simulations have been performed in a way that confirms the robustness of the circuit against the technological spread. In summary, low power consumption, wide bandwidth, and linearity are the advantages of the proposed circuit.
引用
收藏
页码:753 / 767
页数:15
相关论文
共 50 条
  • [41] A DXCCII-Based Four-Quadrant Multiplier
    Kumngern, Montree
    PROCEEDINGS OF THE 2013 IEEE 7TH INTERNATIONAL POWER ENGINEERING AND OPTIMIZATION CONFERENCE (PEOCO2013), 2013, : 738 - 741
  • [42] A novel bulk-input low voltage and low power four quadrant analog multiplier in weak inversion
    Panigrahi, Antaryami
    Paul, Prashanta Kumar
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 75 (02) : 237 - 243
  • [43] A four-quadrant current multiplier/divider cell with four transistors
    Elwakil, Ahmed
    Maundy, Brent
    Elamien, Mohammed Balla
    Belostotski, Leonid
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 95 (01) : 173 - 179
  • [44] Wide input-range four-quadrant analog multiplier using floating-gate MOSFET's
    Zhu, DS
    Tanno, K
    Ishizuka, O
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2003, E86A (07) : 1759 - 1765
  • [45] A compact four quadrant CMOS analog multiplier
    Miguel Rocha-Perez, Jose
    Zamora-Mejia, Gregorio
    Diaz-Armendariz, Alejandra
    Israel Bautista-Castillo, Alejandro
    Diaz-Sanchez, Alejandro
    Ramirez-Angulo, Jaime
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 108 : 53 - 61
  • [46] LV/LP CMOS Four-Quadrant Analog Multiplier Cell in Modified Bridged-Triode Scheme
    Simon Cimin Li
    Analog Integrated Circuits and Signal Processing, 2003, 36 : 187 - 198
  • [47] A novel bulk-input low voltage and low power four quadrant analog multiplier in weak inversion
    Antaryami Panigrahi
    Prashanta Kumar Paul
    Analog Integrated Circuits and Signal Processing, 2013, 75 : 237 - 243
  • [48] LV/LP CMOS four-quadrant analog multiplier cell in modified bridged-triode scheme
    Li, SC
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2002, 33 (01) : 43 - 56
  • [49] FOUR-QUADRANT CMOS ANALOG MULTIPLIER BASED ON NEW CURRENT SQUARER CIRCUIT WITH HIGH-SPEED
    Naderi, A.
    Mojarrad, H.
    Ghasemzadeh, H.
    Khoei, A.
    Hadidi, K. H.
    EUROCON 2009: INTERNATIONAL IEEE CONFERENCE DEVOTED TO THE 150 ANNIVERSARY OF ALEXANDER S. POPOV, VOLS 1- 4, PROCEEDINGS, 2009, : 282 - 286
  • [50] LV/LP CMOS four-quadrant analog multiplier cell in modified bridged-triode scheme
    Li, SC
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 36 (03) : 187 - 198