A four-quadrant analog multiplier using DTMOS for low power applications

被引:4
作者
Ozer, Emre [1 ]
Basak, Muhammed Emin [2 ]
Kacar, Firat [3 ]
机构
[1] Istanbul Univ Cerrahpasa, Dept Elect & Energy, TR-34500 Istanbul, Turkey
[2] Yildiz Tech Univ, Fac Naval Architecture & Maritime, Istanbul, Turkey
[3] Istanbul Univ Cerrahpasa, Dept Elect & Elect Engn, Istanbul, Turkey
关键词
Analog multiplier; four-quadrant; saturation region; DTMOS; CMOS CURRENT-MODE; LOW-VOLTAGE; DESIGN;
D O I
10.1080/00207217.2022.2062795
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The four-quadrant analog multipliers (FQAM) are widely used in signal processing applications such as amplitude modulation, frequency doubling, and adaptive filters. In this paper, a FQAM has been realised in dynamic threshold voltage MOSFET (DTMOS) technology. It relies on the square-law characteristics of the MOS transistor. Several simulations have been carried out to assess the operation of the proposed FQAM. The supply voltage is set to +/- 0.2 V, and 68 mu W power consumption is determined. The input signal can be applied to the full scale of the supply voltage. The bandwidth is 22.86 MHz, and the output signal's total harmonic distortion (THD) is less than 2%. Intermodulation products of the output signal have been calculated. Monte Carlo and temperature simulations have been performed in a way that confirms the robustness of the circuit against the technological spread. In summary, low power consumption, wide bandwidth, and linearity are the advantages of the proposed circuit.
引用
收藏
页码:753 / 767
页数:15
相关论文
共 50 条
  • [21] Four-quadrant analog multiplier based on CMOS inverters
    Machowski, Witold
    Kuta, Stanistaw
    Jasielski, Jacek
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 55 (03) : 249 - 259
  • [22] A Compact Bulk-Driven Four-Quadrant Analog Multiplier in Weak Inversion
    Pawarangkoon, Prajuab
    Sawigun, Chutham
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 26 - 29
  • [23] Four-quadrant analog multiplier based on CMOS inverters
    Witold Machowski
    Stanisław Kuta
    Jacek Jasielski
    Analog Integrated Circuits and Signal Processing, 2008, 55 : 249 - 259
  • [24] CMOS Design and Analysis of Four-Quadrant Analog Multiplier Circuit for LF Applications
    Gond, Abhishek Kumar
    Pandit, Soumya
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION, DEVICES AND COMPUTING, 2020, 602 : 279 - 289
  • [25] Low power FGMOS-based four-quadrant current multiplier circuits
    Maryan, Mohammad Moradinezhad
    Azhari, Seyed Javad
    Ghanaatian, Ahmad
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 95 (01) : 115 - 125
  • [26] A Highly Linear and Wide Input Range Four-Quadrant CMOS Analog Multiplier Using Active Feedback
    Huang, Zhangcai
    Jiang, Minglu
    Inoue, Yasuaki
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (06): : 806 - 814
  • [27] A BiCMOS current conveyor based four-quadrant analog multiplier
    Premont, C
    Abouchi, N
    Grisel, R
    Chante, JP
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1999, 19 (02) : 159 - 162
  • [28] A BiCMOS Current Conveyor Based Four-Quadrant Analog Multiplier
    Christophe Premont
    Nacer Abouchi
    Richard Grisel
    Jean-Pierre Chante
    Analog Integrated Circuits and Signal Processing, 1999, 19 : 159 - 162
  • [29] Low Voltage Floating Gate MOS Transistor Based Four-Quadrant Multiplier
    Srivastava, Richa
    Gupta, Maneesha
    Singh, Urvashi
    RADIOENGINEERING, 2014, 23 (04) : 1150 - 1160
  • [30] Low power FGMOS-based four-quadrant current multiplier circuits
    Mohammad Moradinezhad Maryan
    Seyed Javad Azhari
    Ahmad Ghanaatian
    Analog Integrated Circuits and Signal Processing, 2018, 95 : 115 - 125