An Ultra-Low-Power Analog Multiplier-Divider Compatible with Digital Code for RRAM-Based Computing-in-Memory Macros

被引:1
作者
Yang, Yiming [1 ]
Lv, Shidong [1 ]
Li, Xiaoran [1 ,2 ]
Wang, Xinghua [1 ,2 ,3 ]
Wang, Qian [1 ]
Yuan, Yiyang [4 ]
Liang, Sen [1 ]
Zhang, Feng [4 ]
机构
[1] Beijing Inst Technol, Sch Integrated Circuits & Elect, Beijing 100081, Peoples R China
[2] BIT Chongqing Inst Microelect & Microsyst, Chongqing 401332, Peoples R China
[3] Beijing Inst Technol, Yangtze Delta Reg Acad, Jiaxing 314000, Peoples R China
[4] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
基金
中国国家自然科学基金;
关键词
CMOS; computing-in-memory; current mirror; edge computing; multiplier-divider;
D O I
10.3390/mi14071482
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
This manuscript presents an ultra-low-power analog multiplier-divider compatible with digital code words, which is applicable to the integrated structure of resistive random-access memory (RRAM)-based computing-in-memory (CIM) macros. Current multiplication and division are accomplished by a current-mirror-based structure. Compared with digital dividers to achieve higher precision and operation speed, analog dividers present the advantages of a reduced power consumption and a simple circuit structure in lower precision operations, thus improving the energy efficiency. Designed and fabricated in a 55 nm CMOS process, the proposed work is capable of achieving 8-bit precision for analog current multiplication and division operations. Measurement results show that the signal delay is 1 & mu;s when performing 8-bit operation, with a bandwidth of 1.4 MHz. The power consumption is less than 6.15 & mu;W with a 1.2 V supply voltage. The proposed multiplier-divider can increase the operation capacity by dividing the input current and digital code while reducing the power consumption and complexity required by division, which can be further utilized in real-time operation of edge computing devices.
引用
收藏
页数:10
相关论文
共 18 条
  • [1] Novel Pulse-Based Analog Divider With Digital Output
    Chen, Kuan-Hung
    Chen, Tse-An
    Wei, Chia-Ling
    [J]. IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 21 - 24
  • [2] Cracan A, 2018, INT SYM DES TECH ELE, P261, DOI 10.1109/SIITME.2018.8599269
  • [3] Danesh M, 2019, IEEE INT SYMP CIRC S
  • [4] CMOS analogue current-mode multiplier/divider triode-saturation with bulk-driven techniques
    De La Cruz-Blas, C. A.
    Thomas-Erviti, G.
    Algueta-Miguel, J. M.
    Lopez-Martin, A.
    [J]. INTEGRATION-THE VLSI JOURNAL, 2017, 59 : 243 - 246
  • [5] Low-voltage MOS linear transconductor/squarer and four-quadrant multiplier for analog VLSI
    Demosthenous, A
    Panovic, M
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (09) : 1721 - 1731
  • [6] Voltage Divider for Self-Limited Analog State Programing of Memristors
    Gomez, Jorge
    Vourkas, Ioannis
    Abusleme, Angel
    Sirakoulis, Georgios Ch.
    Rubio, Antonio
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (04) : 620 - 624
  • [7] A computing-in-memory macro based on three-dimensional resistive random-access memory
    Huo, Qiang
    Yang, Yiming
    Wang, Yiming
    Lei, Dengyun
    Fu, Xiangqu
    Ren, Qirui
    Xu, Xiaoxin
    Luo, Qing
    Xing, Guozhong
    Chen, Chengying
    Si, Xin
    Wu, Hao
    Yuan, Yiyang
    Li, Qiang
    Li, Xiaoran
    Wang, Xinghua
    Chang, Meng-Fan
    Zhang, Feng
    Liu, Ming
    [J]. NATURE ELECTRONICS, 2022, 5 (07) : 469 - 477
  • [8] Lopez-Martin AJ, 2010, IEEE INT SYMP CIRC S, P1583, DOI 10.1109/ISCAS.2010.5537427
  • [9] Accurate classification of cherry fruit using deep CNN based on hybrid pooling approach
    Momeny, Mohammad
    Jahanbakhshi, Ahmad
    Jafarnezhad, Khalegh
    Zhang, Yu-Dong
    [J]. POSTHARVEST BIOLOGY AND TECHNOLOGY, 2020, 166
  • [10] MONGKOLWAI P, 2011, 2011 INT S INT SIGN, P1, DOI DOI 10.1109/ISPACS.2011.6146074