A High-Speed Low-Noise Comparator With Auxiliary-Inverter-Based Common Mode-Self-Regulation for Low-Supply-Voltage SAR ADCs

被引:9
作者
Qiu, Lei [1 ]
Meng, Tianyi [1 ]
Yao, Bingbing [1 ]
Du, Zihao [1 ]
Yuan, Xiaohua [1 ]
机构
[1] Tongji Univ, Coll Elect & Informat Engn, Shanghai 200070, Peoples R China
基金
中国国家自然科学基金;
关键词
Analog-to-digital converter (ADC); common-mode feedback (CMFB); inverter amplifier; latch-type comparator; low supply voltage;
D O I
10.1109/TVLSI.2022.3224237
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
high-speed low-noise comparator with an auxiliary inverter-based (AIB) preamplifier is proposed in this brief. The preamplifier adopts an inverter-based input pair without tail transistors, which is well-suitable for low-supply-voltage applications, especially in deep submicrometer technologies. Moreover, it achieves high bandwidth and low noise with high current efficiency. Dynamic common-mode feedback combined with a secondary inverter-based input pair regulates the output common-mode (CM) voltage of the preamplifier by itself against PVT and input CM voltage sensitivity without complex control logic and quiescent current. Embedded in a 200 MS/s 16-bit successive-approximation register (SAR) analog-to-digital converter (ADC) in standard 28-nm CMOS technology, the proposed comparator achieves a 68.1-ps delay at a 50-mu V differential input voltage and a root-mean-square input-referred noise of 45.6 mu V-rms under the 1-V power supply.
引用
收藏
页码:152 / 156
页数:5
相关论文
共 12 条
[1]   A 1.2-V Dynamic Bias Latch-Type Comparator in 65-nm CMOS With 0.4-mV Input Noise [J].
Bindra, Harijot Singh ;
Lokin, Christiaan E. ;
Schinkel, Daniel ;
Annema, Anne-Johan ;
Nauta, Bram .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (07) :1902-1912
[2]   A Low-Power 1-V Supply Dynamic Comparator [J].
Chevella, Subhash ;
O'Hare, Daniel ;
O'Connell, Ivan .
IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 :154-157
[3]   A Temperature-Stabilized Single-Channel 1-GS/s 60-dB SNDR SAR-Assisted Pipelined ADC With Dynamic Gm-R-Based Amplifier [J].
Jiang, Wenning ;
Zhu, Yan ;
Zhang, Minglei ;
Chan, Chi-Hang ;
Martins, Rui Paulo .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (02) :322-332
[4]   A CURRENT-CONTROLLED LATCH SENSE AMPLIFIER AND A STATIC POWER-SAVING INPUT BUFFER FOR LOW-POWER ARCHITECTURE [J].
KOBAYASHI, T ;
NOGAMI, K ;
SHIROTORI, T ;
FUJIMOTO, Y .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (04) :523-527
[5]  
Kull L, 2017, ISSCC DIG TECH PAP I, P474, DOI 10.1109/ISSCC.2017.7870467
[6]  
Lee Chun C., 2015, 2015 Symposium on VLSI Circuits (VLSI Circuits), pC62, DOI 10.1109/VLSIC.2015.7231328
[7]   A 12-bit 300-MS/s SAR ADC With Inverter-Based Preamplifier and Common-Mode-Regulation DAC in 14-nm CMOS FinFET [J].
Luu, Danny ;
Kull, Lukas ;
Toifl, Thomas ;
Menolfi, Christian ;
Brandli, Matthias ;
Francese, Pier Andrea ;
Morf, Thomas ;
Kossel, Marcel ;
Yueksel, Hazar ;
Cevrero, Alessandro ;
Ozkaya, Ilter ;
Huang, Qiuting .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (11) :3268-3279
[8]   Noise Analysis of Regenerative Comparators for Reconfigurable ADC Architectures [J].
Nuzzo, Pierluigi ;
De Bernardinis, Fernando ;
Terreni, Pierangelo ;
Van der Plas, Geert .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (06) :1441-1454
[9]  
Razavi B., 2015, IEEE SOLID STATE CIR, V7, P12, DOI DOI 10.1109/MSSC.2015.2418155
[10]   An Energy-Efficient Comparator With Dynamic Floating Inverter Amplifier [J].
Tang, Xiyuan ;
Shen, Linxiao ;
Kasap, Begum ;
Yang, Xiangxing ;
Shi, Wei ;
Mukherjee, Abhishek ;
Pan, David Z. ;
Sun, Nan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (04) :1011-1022