Design, Simulation and Optimization of an Enhanced Vertical GaN Nanowire Transistor on Silicon Substrate for Power Electronic Applications

被引:1
|
作者
Benjelloun, Mohammed [1 ,2 ]
Zaidan, Zahraa [1 ]
Soltani, Ali [1 ]
Gogneau, Noelle [2 ]
Morris, Denis [1 ]
Harmand, Jean-Christophe [2 ]
Maher, Hassan Maher [1 ]
机构
[1] Univ Sherbrooke, Inst Interdisciplinaire Innovat Technol 3IT, Lab Nanotechnol Nanosyst LN2, CNRS IRL3463, Sherbrooke, PQ J1K 0A5, Canada
[2] Univ Paris Saclay, Ctr Nanosci & Nanotechnol C2N, UMR CNRS 9001, F-91120 Palaiseau, France
基金
加拿大自然科学与工程研究理事会;
关键词
Nanoscale devices; Transistors; Surface states; Logic gates; Doping; Threshold voltage; Gallium nitride; Normally-off; vertical transistor; GaN; nanowire; gate-all-around; sentaurus TCAD; breakdown voltage; on-state resistance; surface states; threshold voltage; PERFORMANCE;
D O I
10.1109/ACCESS.2023.3248630
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A new vertical transistor structure based on GaN nanowire is designed and optimized using the TCAD-Santaurus tool with an electrothermal model. The studied structure with quasi-1D drift region is adapted to GaN nanowires synthesized with the bottom-up approach on a highly n-doped silicon substrate. The electrical performance is studied as a function of various epi-structure parameters, including region lengths and doping levels, nanowire diameter, and the impact of the surface states. The results reveal that the optimized structure has a Normally-OFF mode with a threshold voltage higher than 0.8 V and exhibits minimized leakage current, low on-state resistance, and maximized breakdown voltage. To the best of our knowledge, this is the first exhaustive study of GaN-based nanowire transistors, providing valuable insights for the scientific community and contributing to a deeper understanding of the impact of GaN nanowire parameters on device performance.
引用
收藏
页码:40249 / 40257
页数:9
相关论文
共 50 条
  • [1] Evaluation of GaN Substrate for Vertical GaN Power Device Applications
    Kachi, Tetsu
    Uesugi, Tsutomu
    SENSORS AND MATERIALS, 2013, 25 (03) : 219 - 227
  • [2] Design and Simulation Analysis of Silicon Germanium Nanowire FET for Low Power Applications
    Singh, Mandeep
    Chaudhary, Tarun
    Raj, Balwinder
    SILICON, 2023, 15 (03) : 1491 - 1497
  • [3] Design and Simulation Analysis of Silicon Germanium Nanowire FET for Low Power Applications
    Mandeep Singh
    Tarun Chaudhary
    Balwinder Raj
    Silicon, 2023, 15 : 1491 - 1497
  • [4] Design and simulation of a novel GaN based resonant tunneling high electron mobility transistor on a silicon substrate
    Subhra Chowdhury
    Swarnabha Chattaraj
    Dhrubes Biswas
    Journal of Semiconductors, 2015, (04) : 40 - 43
  • [5] Design and simulation of a novel GaN based resonant tunneling high electron mobility transistor on a silicon substrate
    Subhra Chowdhury
    Swarnabha Chattaraj
    Dhrubes Biswas
    Journal of Semiconductors, 2015, 36 (04) : 40 - 43
  • [6] Design and simulation of a novel GaN based resonant tunneling high electron mobility transistor on a silicon substrate
    Chowdhury, Subhra
    Chattaraj, Swarnabha
    Biswas, Dhrubes
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (04)
  • [7] An Optimization Framework for GaN Power Device Design and Applications
    Hontz, Michael R.
    Collings, William
    Courtay, Alan
    Khanna, Raghav
    2019 IEEE 7TH WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS (WIPDA 2019), 2019, : 307 - 314
  • [8] Vertical Silicon Nanowire Platform for Low Power Electronics and Clean Energy Applications
    Kwong, D. -L.
    Li, X.
    Sun, Y.
    Ramanathan, G.
    Chen, Z. X.
    Wong, S. M.
    Li, Y.
    Shen, N. S.
    Buddharaju, K.
    Yu, Y. H.
    Lee, S. J.
    Singh, N.
    Lo, G. Q.
    JOURNAL OF NANOTECHNOLOGY, 2012, 2012
  • [9] Compact Model for Vertical Silicon Nanowire Based Device Simulation and Circuit Design
    Sharma, M.
    Maheshwaram, S.
    Prakash, Om.
    Bulusu, A.
    Saxena, A. K.
    Manhas, S. K.
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 107 - 108
  • [10] General Integration of Vertical Nanowire Arrays with Silicon for Highly Parallel Electronic Device Applications
    Evans, Jon E.
    Lord, Alex M.
    Smith, Nathan A.
    Ward, Michael B.
    Wilks, Steve P.
    JOURNAL OF PHYSICAL CHEMISTRY C, 2018, 122 (43): : 24716 - 24724