Area and Energy Efficient SOT-MRAM Bit Cell Based on 3 Transistors With Shared Diffusion Regions

被引:4
作者
Liu, Enlong [1 ]
Li, Kunkun [1 ]
Shen, Ao [1 ]
He, Shikun [1 ]
机构
[1] Zhejiang Hikstor Technol Co Ltd, Dept Prod Engn, Hangzhou 311300, Peoples R China
关键词
Transistors; Computer architecture; Microprocessors; Switches; Voltage; Switching circuits; Magnetic tunneling; Bit cell design; cell size; write energy; spin-orbit-torque magnetic random access memory (SOT-MRAM);
D O I
10.1109/TCSII.2023.3236382
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, we present a novel bit cell structure of spin-orbit-torque magnetic random access memory (SOT-MRAM) for the reduction of both cell size and write energy consumption. Based on the shared diffusion region architecture, all of the 3 transistors in one SOT-MRAM bit cell contribute to supply driving current for deterministic write operations. Implemented with a 40 nm CMOS technology, the proposed design achieves cell area reduction of 32% compared to conventional 2-transistors-based bit cell design from the simulation result. In addition, word-line voltage for access transistors in both designs are optimized and compared. Write energy of the proposed bit cell decreases with proper word-line voltage of the access transistors, reaching 80% (92%) write-P (AP) of the conventional cell design. Both the cell size scaling and energy saving make the proposed bit cell a viable design for high density and energy efficient SOT-MRAM.
引用
收藏
页码:2206 / 2210
页数:5
相关论文
共 24 条
  • [1] Sub-ns Field-Free Switching in Perpendicular Magnetic Tunnel Junctions by the Interplay of Spin Transfer and Orbit Torques
    Cai, Wenlong
    Shi, Kewen
    Zhuo, Yudong
    Zhu, Daoqian
    Huang, Yan
    Yin, Jialiang
    Cao, Kaihua
    Wang, Zhaohao
    Guo, Zongxia
    Wang, Zilu
    Wang, Gefei
    Zhao, Weisheng
    [J]. IEEE ELECTRON DEVICE LETTERS, 2021, 42 (05) : 704 - 707
  • [2] An Overview of Nonvolatile Emerging Memories-Spintronics for Working Memories
    Endoh, Tetsuo
    Koike, Hiroki
    Ikeda, Shoji
    Hanyu, Takahiro
    Ohno, Hideo
    [J]. IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2016, 6 (02) : 109 - 119
  • [3] Garello K, 2019, S VLSI TECH, pT194
  • [4] Garello K, 2018, SYMP VLSI CIRCUITS, P81, DOI 10.1109/VLSIC.2018.8502269
  • [5] Garello K., 2019, IEEE INT MEM WORKSH, P1
  • [6] Magnetoresistive Random Access Memory: Present and Future
    Ikegawa, Sumio
    Mancoff, Frederick B.
    Janesky, Jason
    Aggarwal, Sanjeev
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (04) : 1407 - 1419
  • [7] Area and Energy Efficient Joint 2T SOT-MRAM-Based on Diffusion Region Sharing With Adjacent Cells
    Jang, Yunho
    Park, Jongsun
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 1622 - 1626
  • [8] Compact Model for Spin-Orbit Magnetic Tunnel Junctions
    Kazemi, Mohammad
    Rowlands, Graham E.
    Ipek, Engin
    Buhrman, Robert A.
    Friedman, Eby G.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (02) : 848 - 855
  • [9] Kin Leong Pey, 2019, 2019 Electron Devices Technology and Manufacturing Conference (EDTM), P264, DOI 10.1109/EDTM.2019.8731071
  • [10] Lee YK, 2018, 2018 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, P181, DOI 10.1109/VLSIT.2018.8510623