High Spectral Purity Clock for High Speed ADC and DAC

被引:0
作者
Metri, Pramod C. [1 ]
Hari, Susarla [1 ]
机构
[1] Centum Elect Ltd, Bengaluru, India
来源
2023 IEEE WIRELESS ANTENNA AND MICROWAVE SYMPOSIUM, WAMS | 2023年
关键词
ADC; DAC; ADS; OCXO; Phase Noise; Clock Distribution; BROAD-BAND; RF;
D O I
10.1109/WAMS57261.2023.10242979
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper describes the generation of high spectral purity clock for high speed ADC and DAC. ADC and DAC requires low jitter clock is essential to achieve high performance. 500MHz and 1000MHz clocks required for ADC and DAC respectively and also derived from high stable OCXO 125MHz reference signal by using two frequency multipliers (X2 and X4). Based on the clock requirements, an architecture and implementation finalised. Finally, the fabricated prototype was measured. The maximum sampling clock of ADC is 1.3ns and RMS jitter is 0.2ps and for ADC and DAC provides, 12-bit resolution, 3 Gsps Guaranteed Conversion Rate and master clock to DSP is 1.6ns. BPF is selected for wide stopband rejection at 1GHz and 500MHz, and LPF is utilised in the following step to offer rejection greater than 40 dB, output level to the DAC is 5dBm and for ADC is 0dBm.
引用
收藏
页数:6
相关论文
共 8 条
  • [1] A 12-b 18-GS/s RF Sampling ADC With an Integrated Wideband Track-and-Hold Amplifier and Background Calibration
    Ali, Ahmed M. A.
    Dinc, Huseyin
    Bhoraskar, Paritosh
    Bardsley, Scott
    Dillon, Chris
    McShea, Matthew
    Periathambi, Joel Prabhakar
    Puckett, Scott
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (12) : 3210 - 3224
  • [2] Clock jitter in direct RF and IF sampling wireless receivers
    Chalvatzis, T.
    Gagnon, E.
    Wight, J. S.
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2006, 153 (04): : 346 - 350
  • [3] Digitally Equalized Doherty RF Front-End Architecture for Broadband and Multistandard Wireless Transmitters
    Darraji, Ramzi
    Kwan, Andrew K.
    Ghannouchi, Fadhel M.
    Helaoui, Mohamed
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2015, 63 (06) : 1978 - 1988
  • [4] Kumar K., 2020, 2020 IEEE INT C EL C, DOI [10.1109/conecct50063.2020.9198615, DOI 10.1109/CONECCT50063.2020.9198615]
  • [5] Ndip I., 2018, INT S MICR OCT, V2018, DOI [10.4071/2380-4505-2018.1.000238, DOI 10.4071/2380-4505-2018.1.000238]
  • [6] Reddy M. B., 2012, 2012 IEEE INT FREQ C, DOI [10.1109/fcs.2012.6243649, DOI 10.1109/FCS.2012.6243649]
  • [7] A DC-to-1 GHz Tunable RF ΔΣ ADC Achieving DR=74 dB and BW=150 MHz at f0=450 MHz Using 550 mW
    Shibata, Hajime
    Schreier, Richard
    Yang, Wenhua
    Shaikh, Ali
    Paterson, Donald
    Caldwell, Trevor C.
    Alldred, David
    Lai, Ping Wing
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (12) : 2888 - 2897
  • [8] Ultra-Broadband I/Q RF-DAC Transmitters
    Shopov, Stefan
    Cahoon, Ned
    Voinigescu, Sorin P.
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2017, 65 (12) : 5411 - 5421