Inverter-based noise-shaping SAR ADC for low-power applications

被引:3
作者
Badawy, Ali [1 ,2 ]
Ismail, Ayman [2 ]
机构
[1] ICpedia, Cairo, Egypt
[2] Ain Shams Univ, Fac Engn, ECE Dept, Cairo, Egypt
关键词
Analog to Digital Converter (ADC); Inverter based; Noise Shaping SAR (NS SAR); PVT tolerant; Scaling friendly;
D O I
10.1016/j.mejo.2024.106094
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Noise-Shaping (NS) Successive-Approximation (SAR) Analog-to-Digital Converters (ADCs) are one of the most heavily researched ADC topologies in recent years. This high attention is attributed to the advantages of the NS SAR architecture that combines the merits of Sigma Delta and SAR converters. However, the implementation of the NS SAR loop-filter in a passive or an active form imposes challenging tradeoffs among power dissipation, adequacy for scaling with technology, performance, and robustness against process-voltage-temperature (PVT) variations. In this work, a NS SAR ADC realization, based on inverter-based amplification, is proposed that alleviates these design challenges. The proposed implementation is used to design two ADCs in 28 nm CMOS technology to demonstrate its effectiveness. The first ADC employs an active loop-filter and achieves a signal-to-noise-plus-distortion (SNDR) of 62.9 dB, at a sampling frequency of 90 MHz, and an oversampling ratio (OSR) of 4, while consuming 0.59 mW from a 0.9 V supply. The second ADC has a passive loop-filter and provides 61 dB of SNDR for the same OSR and sampling frequency, with 0.58 mW power dissipation.
引用
收藏
页数:8
相关论文
共 17 条
[1]   A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter [J].
Abo, AM ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :599-606
[2]   A 9.35-ENOB, 14.8 fJ/conv.-step Fully-Passive Noise-Shaping SAR ADC [J].
Chen, Zhijie ;
Miyahara, Masaya ;
Matsuzawa, Akira .
IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (08) :963-973
[3]  
Fredenburg J., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P468, DOI 10.1109/ISSCC.2012.6177094
[4]  
Guo WJ, 2016, PROC EUR SOLID-STATE, P405, DOI 10.1109/ESSCIRC.2016.7598327
[5]   A Process-Tolerant, Low-Voltage, Inverter-Based OTA for Continuous-Time Σ-Δ ADC [J].
Ismail, Ayman ;
Mostafa, Islam .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (09) :2911-2917
[6]  
Jie L, 2020, ISSCC DIG TECH PAP I, P160, DOI 10.1109/ISSCC19947.2020.9062905
[7]  
Jie L, 2019, ISSCC DIG TECH PAP I, V62, P332, DOI 10.1109/ISSCC.2019.8662313
[8]  
Li SL, 2018, ISSCC DIG TECH PAP I, P234, DOI 10.1109/ISSCC.2018.8310270
[9]   A 12.1bit-ENOB noise shaping SAR ADC for biosensor applications [J].
Li, Yao ;
Zhao, Yiqiang ;
Zhao, Yifei ;
Ye, Mao .
MICROELECTRONICS JOURNAL, 2021, 118
[10]  
Lin YZ, 2019, ISSCC DIG TECH PAP I, V62, P330, DOI 10.1109/ISSCC.2019.8662299